Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1176249874 |
1176145646 |
0 |
0 |
T1 |
86512 |
86453 |
0 |
0 |
T2 |
598338 |
598283 |
0 |
0 |
T3 |
103369 |
103361 |
0 |
0 |
T4 |
107752 |
107746 |
0 |
0 |
T8 |
74446 |
74380 |
0 |
0 |
T9 |
370603 |
370596 |
0 |
0 |
T10 |
204594 |
204537 |
0 |
0 |
T11 |
630401 |
630319 |
0 |
0 |
T12 |
563545 |
563490 |
0 |
0 |
T13 |
68282 |
68224 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1176249874 |
1176131095 |
0 |
2709 |
T1 |
86512 |
86450 |
0 |
3 |
T2 |
598338 |
598280 |
0 |
3 |
T3 |
103369 |
103361 |
0 |
3 |
T4 |
107752 |
107746 |
0 |
3 |
T8 |
74446 |
74377 |
0 |
3 |
T9 |
370603 |
370596 |
0 |
3 |
T10 |
204594 |
204534 |
0 |
3 |
T11 |
630401 |
630316 |
0 |
3 |
T12 |
563545 |
563487 |
0 |
3 |
T13 |
68282 |
68221 |
0 |
3 |