Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182484717 |
1182377146 |
0 |
0 |
T1 |
183292 |
183285 |
0 |
0 |
T2 |
77026 |
76947 |
0 |
0 |
T3 |
551514 |
551436 |
0 |
0 |
T4 |
432153 |
432097 |
0 |
0 |
T5 |
668314 |
667902 |
0 |
0 |
T8 |
113374 |
113369 |
0 |
0 |
T9 |
331561 |
331556 |
0 |
0 |
T10 |
179700 |
179694 |
0 |
0 |
T11 |
471488 |
471434 |
0 |
0 |
T12 |
213671 |
213662 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182484717 |
1182362296 |
0 |
2706 |
T1 |
183292 |
183285 |
0 |
3 |
T2 |
77026 |
76944 |
0 |
3 |
T3 |
551514 |
551433 |
0 |
3 |
T4 |
432153 |
432094 |
0 |
3 |
T5 |
668314 |
667840 |
0 |
3 |
T8 |
113374 |
113369 |
0 |
3 |
T9 |
331561 |
331556 |
0 |
3 |
T10 |
179700 |
179694 |
0 |
3 |
T11 |
471488 |
471431 |
0 |
3 |
T12 |
213671 |
213662 |
0 |
3 |