Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1285887274 |
1285777947 |
0 |
0 |
T1 |
1540 |
1469 |
0 |
0 |
T2 |
462926 |
462853 |
0 |
0 |
T3 |
34892 |
34833 |
0 |
0 |
T4 |
937988 |
937926 |
0 |
0 |
T5 |
715033 |
714971 |
0 |
0 |
T9 |
1511 |
1449 |
0 |
0 |
T10 |
420727 |
420722 |
0 |
0 |
T11 |
394590 |
394519 |
0 |
0 |
T12 |
226042 |
226035 |
0 |
0 |
T13 |
820000 |
819947 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1285887274 |
1285764254 |
0 |
2697 |
T1 |
1540 |
1466 |
0 |
3 |
T2 |
462926 |
462850 |
0 |
3 |
T3 |
34892 |
34830 |
0 |
3 |
T4 |
937988 |
937923 |
0 |
3 |
T5 |
715033 |
714968 |
0 |
3 |
T9 |
1511 |
1446 |
0 |
3 |
T10 |
420727 |
420722 |
0 |
3 |
T11 |
394590 |
394516 |
0 |
3 |
T12 |
226042 |
226034 |
0 |
3 |
T13 |
820000 |
819944 |
0 |
3 |