Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1047188045 |
1047087344 |
0 |
0 |
T1 |
540422 |
540413 |
0 |
0 |
T2 |
455924 |
455872 |
0 |
0 |
T3 |
350192 |
350134 |
0 |
0 |
T4 |
105095 |
105070 |
0 |
0 |
T5 |
140112 |
140089 |
0 |
0 |
T7 |
49772 |
49694 |
0 |
0 |
T8 |
56918 |
56866 |
0 |
0 |
T9 |
120271 |
120215 |
0 |
0 |
T10 |
275660 |
275591 |
0 |
0 |
T11 |
394660 |
394567 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1047188045 |
1047073870 |
0 |
2700 |
T1 |
540422 |
540413 |
0 |
3 |
T2 |
455924 |
455869 |
0 |
3 |
T3 |
350192 |
350131 |
0 |
3 |
T4 |
105095 |
105057 |
0 |
3 |
T5 |
140112 |
140075 |
0 |
3 |
T7 |
49772 |
49691 |
0 |
3 |
T8 |
56918 |
56863 |
0 |
3 |
T9 |
120271 |
120212 |
0 |
3 |
T10 |
275660 |
275588 |
0 |
3 |
T11 |
394660 |
394564 |
0 |
3 |