| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_ctrl0_qe | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_1 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_1 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_1 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_state_flop | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_integ_handling.gen_readback_logic.u_rdback_check_flop | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_integ_handling.gen_readback_logic.u_rdback_en_flop | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_integ_handling.gen_readback_logic.u_rdback_data_exp | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_integ_handling.gen_readback_logic.u_rdback_data_exp_intg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_write_en_flop | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_addr_collision_flop | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_write_pending_flop | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_rvalid_flop | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_1 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_1 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_sync_2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 | 
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 | 
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests | 
|---|---|---|
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |