Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=2,AsyncOn=1,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=2,AsyncOn=0,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=1,AsyncOn=1,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2691 | 
2691 | 
0 | 
0 | 
| T1 | 
3 | 
3 | 
0 | 
0 | 
| T2 | 
3 | 
3 | 
0 | 
0 | 
| T3 | 
3 | 
3 | 
0 | 
0 | 
| T4 | 
3 | 
3 | 
0 | 
0 | 
| T5 | 
3 | 
3 | 
0 | 
0 | 
| T7 | 
3 | 
3 | 
0 | 
0 | 
| T8 | 
3 | 
3 | 
0 | 
0 | 
| T12 | 
3 | 
3 | 
0 | 
0 | 
| T13 | 
3 | 
3 | 
0 | 
0 | 
| T14 | 
3 | 
3 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
3945 | 
3708 | 
0 | 
0 | 
| T2 | 
33753 | 
25476 | 
0 | 
0 | 
| T3 | 
2265 | 
2067 | 
0 | 
0 | 
| T4 | 
107187 | 
91737 | 
0 | 
0 | 
| T5 | 
145242 | 
145059 | 
0 | 
0 | 
| T7 | 
202515 | 
202317 | 
0 | 
0 | 
| T8 | 
134070 | 
133854 | 
0 | 
0 | 
| T12 | 
100488 | 
100338 | 
0 | 
0 | 
| T13 | 
201396 | 
201243 | 
0 | 
0 | 
| T14 | 
100620 | 
100449 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
5382 | 
| T1 | 
2630 | 
2466 | 
0 | 
6 | 
| T2 | 
22502 | 
16738 | 
0 | 
6 | 
| T3 | 
1510 | 
1372 | 
0 | 
6 | 
| T4 | 
71458 | 
60672 | 
0 | 
6 | 
| T5 | 
96828 | 
96700 | 
0 | 
6 | 
| T7 | 
135010 | 
134872 | 
0 | 
6 | 
| T8 | 
89380 | 
89230 | 
0 | 
6 | 
| T12 | 
66992 | 
66886 | 
0 | 
6 | 
| T13 | 
134264 | 
134156 | 
0 | 
6 | 
| T14 | 
67080 | 
66960 | 
0 | 
6 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1119342938 | 
1119238856 | 
0 | 
0 | 
| T1 | 
1315 | 
1236 | 
0 | 
0 | 
| T2 | 
11251 | 
8492 | 
0 | 
0 | 
| T3 | 
755 | 
689 | 
0 | 
0 | 
| T4 | 
35729 | 
30579 | 
0 | 
0 | 
| T5 | 
48414 | 
48353 | 
0 | 
0 | 
| T7 | 
67505 | 
67439 | 
0 | 
0 | 
| T8 | 
44690 | 
44618 | 
0 | 
0 | 
| T12 | 
33496 | 
33446 | 
0 | 
0 | 
| T13 | 
67132 | 
67081 | 
0 | 
0 | 
| T14 | 
33540 | 
33483 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
897 | 
897 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1119342938 | 
1119238856 | 
0 | 
0 | 
| T1 | 
1315 | 
1236 | 
0 | 
0 | 
| T2 | 
11251 | 
8492 | 
0 | 
0 | 
| T3 | 
755 | 
689 | 
0 | 
0 | 
| T4 | 
35729 | 
30579 | 
0 | 
0 | 
| T5 | 
48414 | 
48353 | 
0 | 
0 | 
| T7 | 
67505 | 
67439 | 
0 | 
0 | 
| T8 | 
44690 | 
44618 | 
0 | 
0 | 
| T12 | 
33496 | 
33446 | 
0 | 
0 | 
| T13 | 
67132 | 
67081 | 
0 | 
0 | 
| T14 | 
33540 | 
33483 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1119342938 | 
1119223981 | 
0 | 
2691 | 
| T1 | 
1315 | 
1233 | 
0 | 
3 | 
| T2 | 
11251 | 
8369 | 
0 | 
3 | 
| T3 | 
755 | 
686 | 
0 | 
3 | 
| T4 | 
35729 | 
30336 | 
0 | 
3 | 
| T5 | 
48414 | 
48350 | 
0 | 
3 | 
| T7 | 
67505 | 
67436 | 
0 | 
3 | 
| T8 | 
44690 | 
44615 | 
0 | 
3 | 
| T12 | 
33496 | 
33443 | 
0 | 
3 | 
| T13 | 
67132 | 
67078 | 
0 | 
3 | 
| T14 | 
33540 | 
33480 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_tlul_lc_gate.u_err_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_tlul_lc_gate.u_err_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
897 | 
897 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1119342938 | 
1119238856 | 
0 | 
0 | 
| T1 | 
1315 | 
1236 | 
0 | 
0 | 
| T2 | 
11251 | 
8492 | 
0 | 
0 | 
| T3 | 
755 | 
689 | 
0 | 
0 | 
| T4 | 
35729 | 
30579 | 
0 | 
0 | 
| T5 | 
48414 | 
48353 | 
0 | 
0 | 
| T7 | 
67505 | 
67439 | 
0 | 
0 | 
| T8 | 
44690 | 
44618 | 
0 | 
0 | 
| T12 | 
33496 | 
33446 | 
0 | 
0 | 
| T13 | 
67132 | 
67081 | 
0 | 
0 | 
| T14 | 
33540 | 
33483 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1119342938 | 
1119238856 | 
0 | 
0 | 
| T1 | 
1315 | 
1236 | 
0 | 
0 | 
| T2 | 
11251 | 
8492 | 
0 | 
0 | 
| T3 | 
755 | 
689 | 
0 | 
0 | 
| T4 | 
35729 | 
30579 | 
0 | 
0 | 
| T5 | 
48414 | 
48353 | 
0 | 
0 | 
| T7 | 
67505 | 
67439 | 
0 | 
0 | 
| T8 | 
44690 | 
44618 | 
0 | 
0 | 
| T12 | 
33496 | 
33446 | 
0 | 
0 | 
| T13 | 
67132 | 
67081 | 
0 | 
0 | 
| T14 | 
33540 | 
33483 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_instr_ctrl.u_prim_lc_sync_hw_debug_en
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.gen_instr_ctrl.u_prim_lc_sync_hw_debug_en
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
897 | 
897 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1119342938 | 
1119238856 | 
0 | 
0 | 
| T1 | 
1315 | 
1236 | 
0 | 
0 | 
| T2 | 
11251 | 
8492 | 
0 | 
0 | 
| T3 | 
755 | 
689 | 
0 | 
0 | 
| T4 | 
35729 | 
30579 | 
0 | 
0 | 
| T5 | 
48414 | 
48353 | 
0 | 
0 | 
| T7 | 
67505 | 
67439 | 
0 | 
0 | 
| T8 | 
44690 | 
44618 | 
0 | 
0 | 
| T12 | 
33496 | 
33446 | 
0 | 
0 | 
| T13 | 
67132 | 
67081 | 
0 | 
0 | 
| T14 | 
33540 | 
33483 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1119342938 | 
1119223981 | 
0 | 
2691 | 
| T1 | 
1315 | 
1233 | 
0 | 
3 | 
| T2 | 
11251 | 
8369 | 
0 | 
3 | 
| T3 | 
755 | 
686 | 
0 | 
3 | 
| T4 | 
35729 | 
30336 | 
0 | 
3 | 
| T5 | 
48414 | 
48350 | 
0 | 
3 | 
| T7 | 
67505 | 
67436 | 
0 | 
3 | 
| T8 | 
44690 | 
44615 | 
0 | 
3 | 
| T12 | 
33496 | 
33443 | 
0 | 
3 | 
| T13 | 
67132 | 
67078 | 
0 | 
3 | 
| T14 | 
33540 | 
33480 | 
0 | 
3 |