Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=2,AsyncOn=1,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=2,AsyncOn=0,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1792 | 
1792 | 
0 | 
0 | 
| T1 | 
2 | 
2 | 
0 | 
0 | 
| T2 | 
2 | 
2 | 
0 | 
0 | 
| T3 | 
2 | 
2 | 
0 | 
0 | 
| T4 | 
2 | 
2 | 
0 | 
0 | 
| T5 | 
2 | 
2 | 
0 | 
0 | 
| T6 | 
2 | 
2 | 
0 | 
0 | 
| T8 | 
2 | 
2 | 
0 | 
0 | 
| T10 | 
2 | 
2 | 
0 | 
0 | 
| T11 | 
2 | 
2 | 
0 | 
0 | 
| T12 | 
2 | 
2 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
632754234 | 
632546340 | 
0 | 
0 | 
| T1 | 
4560 | 
4440 | 
0 | 
0 | 
| T2 | 
10498 | 
10382 | 
0 | 
0 | 
| T3 | 
1936 | 
1828 | 
0 | 
0 | 
| T4 | 
14162 | 
14046 | 
0 | 
0 | 
| T5 | 
67368 | 
56714 | 
0 | 
0 | 
| T6 | 
141930 | 
141326 | 
0 | 
0 | 
| T8 | 
39194 | 
39036 | 
0 | 
0 | 
| T10 | 
6890 | 
6790 | 
0 | 
0 | 
| T11 | 
31178 | 
31036 | 
0 | 
0 | 
| T12 | 
49428 | 
49250 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
316377117 | 
316259532 | 
0 | 
2688 | 
| T1 | 
2280 | 
2217 | 
0 | 
3 | 
| T2 | 
5249 | 
5188 | 
0 | 
3 | 
| T3 | 
968 | 
911 | 
0 | 
3 | 
| T4 | 
7081 | 
7020 | 
0 | 
3 | 
| T5 | 
33684 | 
28114 | 
0 | 
3 | 
| T6 | 
70965 | 
70528 | 
0 | 
3 | 
| T8 | 
19597 | 
19515 | 
0 | 
3 | 
| T10 | 
3445 | 
3392 | 
0 | 
3 | 
| T11 | 
15589 | 
15515 | 
0 | 
3 | 
| T12 | 
24714 | 
24607 | 
0 | 
3 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
316377117 | 
316273170 | 
0 | 
0 | 
| T1 | 
2280 | 
2220 | 
0 | 
0 | 
| T2 | 
5249 | 
5191 | 
0 | 
0 | 
| T3 | 
968 | 
914 | 
0 | 
0 | 
| T4 | 
7081 | 
7023 | 
0 | 
0 | 
| T5 | 
33684 | 
28357 | 
0 | 
0 | 
| T6 | 
70965 | 
70663 | 
0 | 
0 | 
| T8 | 
19597 | 
19518 | 
0 | 
0 | 
| T10 | 
3445 | 
3395 | 
0 | 
0 | 
| T11 | 
15589 | 
15518 | 
0 | 
0 | 
| T12 | 
24714 | 
24625 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
896 | 
896 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
316377117 | 
316273170 | 
0 | 
0 | 
| T1 | 
2280 | 
2220 | 
0 | 
0 | 
| T2 | 
5249 | 
5191 | 
0 | 
0 | 
| T3 | 
968 | 
914 | 
0 | 
0 | 
| T4 | 
7081 | 
7023 | 
0 | 
0 | 
| T5 | 
33684 | 
28357 | 
0 | 
0 | 
| T6 | 
70965 | 
70663 | 
0 | 
0 | 
| T8 | 
19597 | 
19518 | 
0 | 
0 | 
| T10 | 
3445 | 
3395 | 
0 | 
0 | 
| T11 | 
15589 | 
15518 | 
0 | 
0 | 
| T12 | 
24714 | 
24625 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
316377117 | 
316259532 | 
0 | 
2688 | 
| T1 | 
2280 | 
2217 | 
0 | 
3 | 
| T2 | 
5249 | 
5188 | 
0 | 
3 | 
| T3 | 
968 | 
911 | 
0 | 
3 | 
| T4 | 
7081 | 
7020 | 
0 | 
3 | 
| T5 | 
33684 | 
28114 | 
0 | 
3 | 
| T6 | 
70965 | 
70528 | 
0 | 
3 | 
| T8 | 
19597 | 
19515 | 
0 | 
3 | 
| T10 | 
3445 | 
3392 | 
0 | 
3 | 
| T11 | 
15589 | 
15515 | 
0 | 
3 | 
| T12 | 
24714 | 
24607 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_tlul_lc_gate.u_err_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_tlul_lc_gate.u_err_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
896 | 
896 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
316377117 | 
316273170 | 
0 | 
0 | 
| T1 | 
2280 | 
2220 | 
0 | 
0 | 
| T2 | 
5249 | 
5191 | 
0 | 
0 | 
| T3 | 
968 | 
914 | 
0 | 
0 | 
| T4 | 
7081 | 
7023 | 
0 | 
0 | 
| T5 | 
33684 | 
28357 | 
0 | 
0 | 
| T6 | 
70965 | 
70663 | 
0 | 
0 | 
| T8 | 
19597 | 
19518 | 
0 | 
0 | 
| T10 | 
3445 | 
3395 | 
0 | 
0 | 
| T11 | 
15589 | 
15518 | 
0 | 
0 | 
| T12 | 
24714 | 
24625 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
316377117 | 
316273170 | 
0 | 
0 | 
| T1 | 
2280 | 
2220 | 
0 | 
0 | 
| T2 | 
5249 | 
5191 | 
0 | 
0 | 
| T3 | 
968 | 
914 | 
0 | 
0 | 
| T4 | 
7081 | 
7023 | 
0 | 
0 | 
| T5 | 
33684 | 
28357 | 
0 | 
0 | 
| T6 | 
70965 | 
70663 | 
0 | 
0 | 
| T8 | 
19597 | 
19518 | 
0 | 
0 | 
| T10 | 
3445 | 
3395 | 
0 | 
0 | 
| T11 | 
15589 | 
15518 | 
0 | 
0 | 
| T12 | 
24714 | 
24625 | 
0 | 
0 |