Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=2,AsyncOn=1,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=2,AsyncOn=0,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1786 | 
1786 | 
0 | 
0 | 
| T1 | 
2 | 
2 | 
0 | 
0 | 
| T2 | 
2 | 
2 | 
0 | 
0 | 
| T3 | 
2 | 
2 | 
0 | 
0 | 
| T4 | 
2 | 
2 | 
0 | 
0 | 
| T5 | 
2 | 
2 | 
0 | 
0 | 
| T8 | 
2 | 
2 | 
0 | 
0 | 
| T9 | 
2 | 
2 | 
0 | 
0 | 
| T10 | 
2 | 
2 | 
0 | 
0 | 
| T11 | 
2 | 
2 | 
0 | 
0 | 
| T12 | 
2 | 
2 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
644812184 | 
644607690 | 
0 | 
0 | 
| T1 | 
3246 | 
3134 | 
0 | 
0 | 
| T2 | 
18090 | 
17980 | 
0 | 
0 | 
| T3 | 
8450 | 
8296 | 
0 | 
0 | 
| T4 | 
64122 | 
63804 | 
0 | 
0 | 
| T5 | 
22464 | 
17104 | 
0 | 
0 | 
| T8 | 
37638 | 
37492 | 
0 | 
0 | 
| T9 | 
10642 | 
10486 | 
0 | 
0 | 
| T10 | 
56510 | 
56398 | 
0 | 
0 | 
| T11 | 
2708 | 
2584 | 
0 | 
0 | 
| T12 | 
4894 | 
4766 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
322406092 | 
322289804 | 
0 | 
2679 | 
| T1 | 
1623 | 
1564 | 
0 | 
3 | 
| T2 | 
9045 | 
8987 | 
0 | 
3 | 
| T3 | 
4225 | 
4145 | 
0 | 
3 | 
| T4 | 
32061 | 
31822 | 
0 | 
3 | 
| T5 | 
11232 | 
8429 | 
0 | 
3 | 
| T8 | 
18819 | 
18743 | 
0 | 
3 | 
| T9 | 
5321 | 
5240 | 
0 | 
3 | 
| T10 | 
28255 | 
28196 | 
0 | 
3 | 
| T11 | 
1354 | 
1289 | 
0 | 
3 | 
| T12 | 
2447 | 
2380 | 
0 | 
3 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
322406092 | 
322303845 | 
0 | 
0 | 
| T1 | 
1623 | 
1567 | 
0 | 
0 | 
| T2 | 
9045 | 
8990 | 
0 | 
0 | 
| T3 | 
4225 | 
4148 | 
0 | 
0 | 
| T4 | 
32061 | 
31902 | 
0 | 
0 | 
| T5 | 
11232 | 
8552 | 
0 | 
0 | 
| T8 | 
18819 | 
18746 | 
0 | 
0 | 
| T9 | 
5321 | 
5243 | 
0 | 
0 | 
| T10 | 
28255 | 
28199 | 
0 | 
0 | 
| T11 | 
1354 | 
1292 | 
0 | 
0 | 
| T12 | 
2447 | 
2383 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
893 | 
893 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
322406092 | 
322303845 | 
0 | 
0 | 
| T1 | 
1623 | 
1567 | 
0 | 
0 | 
| T2 | 
9045 | 
8990 | 
0 | 
0 | 
| T3 | 
4225 | 
4148 | 
0 | 
0 | 
| T4 | 
32061 | 
31902 | 
0 | 
0 | 
| T5 | 
11232 | 
8552 | 
0 | 
0 | 
| T8 | 
18819 | 
18746 | 
0 | 
0 | 
| T9 | 
5321 | 
5243 | 
0 | 
0 | 
| T10 | 
28255 | 
28199 | 
0 | 
0 | 
| T11 | 
1354 | 
1292 | 
0 | 
0 | 
| T12 | 
2447 | 
2383 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
322406092 | 
322289804 | 
0 | 
2679 | 
| T1 | 
1623 | 
1564 | 
0 | 
3 | 
| T2 | 
9045 | 
8987 | 
0 | 
3 | 
| T3 | 
4225 | 
4145 | 
0 | 
3 | 
| T4 | 
32061 | 
31822 | 
0 | 
3 | 
| T5 | 
11232 | 
8429 | 
0 | 
3 | 
| T8 | 
18819 | 
18743 | 
0 | 
3 | 
| T9 | 
5321 | 
5240 | 
0 | 
3 | 
| T10 | 
28255 | 
28196 | 
0 | 
3 | 
| T11 | 
1354 | 
1289 | 
0 | 
3 | 
| T12 | 
2447 | 
2380 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_tlul_lc_gate.u_err_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_tlul_lc_gate.u_err_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
893 | 
893 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T11 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
322406092 | 
322303845 | 
0 | 
0 | 
| T1 | 
1623 | 
1567 | 
0 | 
0 | 
| T2 | 
9045 | 
8990 | 
0 | 
0 | 
| T3 | 
4225 | 
4148 | 
0 | 
0 | 
| T4 | 
32061 | 
31902 | 
0 | 
0 | 
| T5 | 
11232 | 
8552 | 
0 | 
0 | 
| T8 | 
18819 | 
18746 | 
0 | 
0 | 
| T9 | 
5321 | 
5243 | 
0 | 
0 | 
| T10 | 
28255 | 
28199 | 
0 | 
0 | 
| T11 | 
1354 | 
1292 | 
0 | 
0 | 
| T12 | 
2447 | 
2383 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
322406092 | 
322303845 | 
0 | 
0 | 
| T1 | 
1623 | 
1567 | 
0 | 
0 | 
| T2 | 
9045 | 
8990 | 
0 | 
0 | 
| T3 | 
4225 | 
4148 | 
0 | 
0 | 
| T4 | 
32061 | 
31902 | 
0 | 
0 | 
| T5 | 
11232 | 
8552 | 
0 | 
0 | 
| T8 | 
18819 | 
18746 | 
0 | 
0 | 
| T9 | 
5321 | 
5243 | 
0 | 
0 | 
| T10 | 
28255 | 
28199 | 
0 | 
0 | 
| T11 | 
1354 | 
1292 | 
0 | 
0 | 
| T12 | 
2447 | 
2383 | 
0 | 
0 |