Line Coverage for Module :
prim_reg_cdc_arb ( parameter DataWidth=16,ResetVal,DstWrReq=0 + DataWidth=1,ResetVal=0,DstWrReq=0 + DataWidth=12,ResetVal=0,DstWrReq=0 + DataWidth=8,ResetVal,DstWrReq=0 + DataWidth=14,ResetVal=0,DstWrReq=0 + DataWidth=17,ResetVal=2000,DstWrReq=0 + DataWidth=7,ResetVal=0,DstWrReq=0 + DataWidth=5,ResetVal=0,DstWrReq=0 + DataWidth=32,ResetVal=0,DstWrReq=0 + DataWidth=4,ResetVal=0,DstWrReq=0 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
CONT_ASSIGN | 285 | 1 | 1 | 100.00 |
CONT_ASSIGN | 300 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
100 |
1 |
1 |
284 |
1 |
1 |
285 |
1 |
1 |
300 |
|
unreachable |
Line Coverage for Module :
prim_reg_cdc_arb ( parameter DataWidth=1,ResetVal=0,DstWrReq=1 + DataWidth=4,ResetVal=0,DstWrReq=1 + DataWidth=14,ResetVal=0,DstWrReq=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 50 | 50 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
ALWAYS | 112 | 3 | 3 | 100.00 |
ALWAYS | 122 | 6 | 6 | 100.00 |
CONT_ASSIGN | 136 | 1 | 1 | 100.00 |
ALWAYS | 140 | 6 | 6 | 100.00 |
ALWAYS | 156 | 10 | 10 | 100.00 |
CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
ALWAYS | 188 | 19 | 19 | 100.00 |
CONT_ASSIGN | 229 | 1 | 1 | 100.00 |
CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
CONT_ASSIGN | 245 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
100 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
115 |
1 |
1 |
122 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
129 |
1 |
1 |
130 |
1 |
1 |
133 |
1 |
1 |
|
|
|
MISSING_ELSE |
136 |
1 |
1 |
140 |
1 |
1 |
141 |
1 |
1 |
142 |
1 |
1 |
143 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
|
|
|
MISSING_ELSE |
156 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
159 |
1 |
1 |
160 |
1 |
1 |
161 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
|
|
|
MISSING_ELSE |
184 |
1 |
1 |
188 |
1 |
1 |
189 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
196 |
1 |
1 |
198 |
1 |
1 |
200 |
1 |
1 |
201 |
1 |
1 |
203 |
1 |
1 |
204 |
1 |
1 |
205 |
1 |
1 |
206 |
1 |
1 |
207 |
1 |
1 |
208 |
1 |
1 |
211 |
1 |
1 |
212 |
1 |
1 |
|
|
|
MISSING_ELSE |
217 |
1 |
1 |
218 |
1 |
1 |
219 |
1 |
1 |
|
|
|
MISSING_ELSE |
229 |
1 |
1 |
244 |
1 |
1 |
245 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc_arb ( parameter DataWidth=16,ResetVal,DstWrReq=0 + DataWidth=1,ResetVal=0,DstWrReq=0 + DataWidth=12,ResetVal=0,DstWrReq=0 + DataWidth=8,ResetVal,DstWrReq=0 + DataWidth=14,ResetVal=0,DstWrReq=0 + DataWidth=17,ResetVal=2000,DstWrReq=0 + DataWidth=7,ResetVal=0,DstWrReq=0 + DataWidth=5,ResetVal=0,DstWrReq=0 + DataWidth=32,ResetVal=0,DstWrReq=0 + DataWidth=4,ResetVal=0,DstWrReq=0 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T18 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
-1- | Status | Tests |
0 | Covered | T16,T17,T18 |
1 | Covered | T16,T17,T18 |
Cond Coverage for Module :
prim_reg_cdc_arb ( parameter DataWidth=1,ResetVal=0,DstWrReq=1 + DataWidth=4,ResetVal=0,DstWrReq=1 + DataWidth=14,ResetVal=0,DstWrReq=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 43 | 40 | 93.02 |
Logical | 43 | 40 | 93.02 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T17,T21,T22 |
1 | 0 | Covered | T16,T17,T21 |
1 | 1 | Covered | T16,T17,T21 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
-1- | Status | Tests |
0 | Covered | T16,T17,T18 |
1 | Covered | T16,T17,T21 |
LINE 124
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T21 |
1 | 0 | Covered | T81,T82,T61 |
1 | 1 | Covered | T81,T82,T61 |
LINE 130
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T16,T17,T21 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Covered | T16,T17,T21 |
1 | 1 | 1 | Covered | T81,T82,T61 |
LINE 136
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T17,T18 |
0 | 1 | Covered | T16,T17,T21 |
1 | 0 | Covered | T81,T82,T61 |
LINE 158
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T17,T21 |
1 | 1 | Covered | T16,T17,T21 |
LINE 160
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T21 |
1 | 0 | Covered | T81,T82,T61 |
1 | 1 | Covered | T16,T17,T21 |
LINE 162
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T17,T18 |
1 | 1 | Covered | T16,T17,T21 |
LINE 184
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T81,T82,T61 |
1 | 0 | Covered | T16,T17,T18 |
1 | 1 | Covered | T16,T17,T21 |
LINE 208
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
-1- | Status | Tests |
0 | Covered | T16,T17,T21 |
1 | Covered | T17,T21,T22 |
LINE 229
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 0 | 0 | Covered | T16,T17,T18 |
0 | 0 | 1 | Covered | T17,T21,T22 |
0 | 1 | 0 | Covered | T16,T17,T21 |
1 | 0 | 0 | Covered | T16,T17,T21 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T18 |
1 | 0 | Covered | T16,T17,T21 |
1 | 1 | Covered | T16,T17,T21 |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T16,T17,T21 |
1 | Covered | T16,T17,T18 |
LINE 245
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T21 |
1 | 0 | Covered | T16,T17,T21 |
1 | 1 | Covered | T16,T17,T21 |
LINE 245
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T16,T17,T18 |
1 | Covered | T16,T17,T21 |
Branch Coverage for Module :
prim_reg_cdc_arb
| Line No. | Total | Covered | Percent |
Branches |
|
23 |
22 |
95.65 |
IF |
112 |
2 |
2 |
100.00 |
IF |
122 |
4 |
4 |
100.00 |
IF |
140 |
4 |
4 |
100.00 |
IF |
156 |
6 |
6 |
100.00 |
CASE |
198 |
7 |
6 |
85.71 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 112 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T17,T18 |
0 |
Covered |
T16,T17,T18 |
LineNo. Expression
-1-: 122 if ((!rst_dst_ni))
-2-: 124 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 130 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T16,T17,T18 |
0 |
1 |
- |
Covered |
T81,T82,T61 |
0 |
0 |
1 |
Covered |
T81,T82,T61 |
0 |
0 |
0 |
Covered |
T16,T17,T18 |
LineNo. Expression
-1-: 140 if ((!rst_dst_ni))
-2-: 142 if (gen_wr_req.dst_lat_d)
-3-: 144 if (gen_wr_req.dst_lat_q)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T16,T17,T18 |
0 |
1 |
- |
Covered |
T16,T17,T21 |
0 |
0 |
1 |
Covered |
T17,T21,T22 |
0 |
0 |
0 |
Covered |
T16,T17,T18 |
LineNo. Expression
-1-: 156 if ((!rst_dst_ni))
-2-: 158 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 160 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 162 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 164 if (gen_wr_req.dst_lat_q)
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T16,T17,T18 |
0 |
1 |
- |
- |
- |
Covered |
T16,T17,T21 |
0 |
0 |
1 |
- |
- |
Covered |
T16,T17,T21 |
0 |
0 |
0 |
1 |
- |
Covered |
T16,T17,T21 |
0 |
0 |
0 |
0 |
1 |
Covered |
T17,T21,T22 |
0 |
0 |
0 |
0 |
0 |
Covered |
T16,T17,T18 |
LineNo. Expression
-1-: 198 case (gen_wr_req.state_q)
-2-: 201 if (gen_wr_req.dst_req)
-3-: 205 if (dst_update)
-4-: 208 if ((dst_qs_o != dst_qs_i))
-5-: 218 if (gen_wr_req.dst_update_ack)
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
StIdle |
1 |
- |
- |
- |
Covered |
T16,T17,T21 |
StIdle |
0 |
1 |
- |
- |
Covered |
T16,T17,T21 |
StIdle |
0 |
0 |
1 |
- |
Covered |
T17,T21,T22 |
StIdle |
0 |
0 |
0 |
- |
Covered |
T16,T17,T21 |
StWait |
- |
- |
- |
1 |
Covered |
T16,T17,T21 |
StWait |
- |
- |
- |
0 |
Covered |
T16,T17,T21 |
default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Module :
prim_reg_cdc_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10909668 |
2350 |
0 |
3128 |
T16 |
2074 |
1 |
0 |
2 |
T17 |
69780 |
14 |
0 |
4 |
T18 |
1656 |
0 |
0 |
4 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
69780 |
14 |
0 |
4 |
T22 |
69780 |
14 |
0 |
4 |
T23 |
69780 |
14 |
0 |
4 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
33612 |
0 |
0 |
4 |
T39 |
2508 |
0 |
0 |
4 |
T40 |
1656 |
0 |
0 |
4 |
T41 |
2508 |
0 |
0 |
4 |
T42 |
1006 |
0 |
0 |
2 |
gen_wr_req.HwIdSelCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10909668 |
2550 |
0 |
0 |
T16 |
2074 |
1 |
0 |
0 |
T17 |
69780 |
16 |
0 |
0 |
T18 |
1656 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
69780 |
16 |
0 |
0 |
T22 |
69780 |
16 |
0 |
0 |
T23 |
69780 |
16 |
0 |
0 |
T24 |
0 |
7 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
33612 |
0 |
0 |
0 |
T39 |
2508 |
0 |
0 |
0 |
T40 |
1656 |
0 |
0 |
0 |
T41 |
2508 |
0 |
0 |
0 |
T42 |
1006 |
0 |
0 |
0 |