Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
229776 |
0 |
0 |
T1 |
7142966 |
685 |
0 |
0 |
T2 |
3508603 |
825 |
0 |
0 |
T3 |
1645411 |
70 |
0 |
0 |
T4 |
2672125 |
140 |
0 |
0 |
T5 |
0 |
431 |
0 |
0 |
T6 |
6660814 |
0 |
0 |
0 |
T7 |
6388659 |
0 |
0 |
0 |
T8 |
7415263 |
354 |
0 |
0 |
T9 |
0 |
378 |
0 |
0 |
T10 |
0 |
1214 |
0 |
0 |
T11 |
0 |
140 |
0 |
0 |
T12 |
0 |
729 |
0 |
0 |
T23 |
3471097 |
0 |
0 |
0 |
T24 |
2934823 |
0 |
0 |
0 |
T25 |
1490584 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T283 |
0 |
768 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
233486 |
0 |
0 |
T1 |
7971014 |
685 |
0 |
0 |
T2 |
3915527 |
827 |
0 |
0 |
T3 |
1841359 |
70 |
0 |
0 |
T4 |
2990105 |
140 |
0 |
0 |
T5 |
0 |
431 |
0 |
0 |
T6 |
7464766 |
0 |
0 |
0 |
T7 |
7159631 |
0 |
0 |
0 |
T8 |
8276427 |
687 |
0 |
0 |
T9 |
0 |
378 |
0 |
0 |
T10 |
0 |
1345 |
0 |
0 |
T11 |
0 |
140 |
0 |
0 |
T12 |
0 |
380 |
0 |
0 |
T23 |
3888213 |
0 |
0 |
0 |
T24 |
3286987 |
0 |
0 |
0 |
T25 |
1667816 |
0 |
0 |
0 |
T51 |
0 |
33 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1844 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
T283 |
0 |
128 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1945 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
13 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1926 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
13 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1926 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
13 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
9 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1017 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
17 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
12 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1120 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
17 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1096 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
17 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
12 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1096 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
17 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
12 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
993 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
11 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1092 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
11 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1072 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
11 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1072 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
11 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
986 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
13 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1089 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1065 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1065 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
957 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1051 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1031 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1031 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
512 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
610 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1030 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
11 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1154 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
3066 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
13 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
3159 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
13 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
3139 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
13 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
3139 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
13 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
6406 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
7 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
6513 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
7 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
6486 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
7 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
6486 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
7 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7505 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
17 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
15 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7606 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
17 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7582 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
17 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
15 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7582 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
17 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
15 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
6311 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
6418 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
6392 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
6392 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1025 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
6 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
T283 |
0 |
128 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1127 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
6 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1103 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
6 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1103 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
6 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
9 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1856 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
8 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
12 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1957 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
8 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1936 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
8 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
12 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1936 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
8 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
12 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1286 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1382 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1361 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1361 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1131 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
3 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
4 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
17 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1228 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
3 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
4 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1207 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
3 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
4 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
17 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1207 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
3 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
4 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
17 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7049 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
13 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
T283 |
0 |
128 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7148 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
13 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7126 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
13 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7126 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
13 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
9 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7265 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
4 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
16 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7361 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
4 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7340 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
4 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
16 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7340 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
4 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
16 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7169 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
22 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
T283 |
0 |
128 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7268 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
22 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7248 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
22 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7248 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
22 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
9 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7013 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
8 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7110 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
8 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7090 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
8 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7090 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
8 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1171 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1272 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1250 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1250 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1138 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1238 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1217 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1217 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1161 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
6 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1261 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
6 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1241 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
6 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1241 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
6 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1151 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
6 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1252 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
6 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1227 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
6 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1227 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
6 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7624 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
10 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7725 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
10 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7703 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
10 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7703 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
10 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7808 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
19 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7912 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
19 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7886 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
19 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7886 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
19 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7701 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
15 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
14 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7804 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
15 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7781 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
15 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
15 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7781 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
15 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
15 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7536 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
4 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
T283 |
0 |
128 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7636 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
4 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
7612 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
4 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
7612 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
4 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
9 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1775 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
11 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1869 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
11 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1851 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
11 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1851 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
11 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1726 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
17 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
T283 |
0 |
128 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1823 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1801 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
12 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
17 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1801 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
12 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
9 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
17 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1703 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
4 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1805 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
4 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1781 |
0 |
0 |
T1 |
211463 |
9 |
0 |
0 |
T2 |
103895 |
4 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1781 |
0 |
0 |
T1 |
4451 |
9 |
0 |
0 |
T2 |
2164 |
4 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1711 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1810 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1789 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1789 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1783 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1887 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1859 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1859 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1678 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1771 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1753 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
16 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1753 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
16 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1721 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
11 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1820 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
11 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1798 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
11 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1798 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
11 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1739 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
9 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1835 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
9 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1811 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
9 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
1811 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
9 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
995 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
20 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
1091 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
20 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
9 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
18 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8210187 |
674 |
0 |
0 |
T1 |
4451 |
10 |
0 |
0 |
T2 |
2164 |
17 |
0 |
0 |
T3 |
412 |
1 |
0 |
0 |
T4 |
697 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
403 |
0 |
0 |
0 |
T7 |
402 |
0 |
0 |
0 |
T8 |
4438 |
1 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T23 |
427 |
0 |
0 |
0 |
T24 |
421 |
0 |
0 |
0 |
T25 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1304240379 |
777 |
0 |
0 |
T1 |
211463 |
10 |
0 |
0 |
T2 |
103895 |
17 |
0 |
0 |
T3 |
49399 |
1 |
0 |
0 |
T4 |
80192 |
2 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
201391 |
0 |
0 |
0 |
T7 |
193145 |
0 |
0 |
0 |
T8 |
219729 |
10 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
19 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T23 |
104706 |
0 |
0 |
0 |
T24 |
88462 |
0 |
0 |
0 |
T25 |
44714 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |