Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T1,T7 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T52 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T1,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T52 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T1,T7 |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T52 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T1,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T1,T7 |
0 |
1 |
- |
Covered |
T1,T2,T52 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T6,T1,T7 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T1,T7 |
0 |
1 |
- |
Covered |
T1,T2,T52 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T6,T1,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1318649788 |
636514 |
0 |
0 |
T1 |
40366 |
368 |
0 |
0 |
T2 |
38253 |
239 |
0 |
0 |
T3 |
0 |
3668 |
0 |
0 |
T4 |
0 |
755 |
0 |
0 |
T5 |
0 |
1610 |
0 |
0 |
T7 |
199254 |
0 |
0 |
0 |
T8 |
0 |
1463 |
0 |
0 |
T9 |
0 |
14821 |
0 |
0 |
T10 |
0 |
31472 |
0 |
0 |
T11 |
0 |
1909 |
0 |
0 |
T23 |
197742 |
0 |
0 |
0 |
T24 |
194472 |
0 |
0 |
0 |
T25 |
44929 |
0 |
0 |
0 |
T26 |
91060 |
0 |
0 |
0 |
T27 |
40503 |
0 |
0 |
0 |
T28 |
204177 |
0 |
0 |
0 |
T29 |
50620 |
0 |
0 |
0 |
T52 |
0 |
417 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10259703 |
9401398 |
0 |
0 |
T1 |
424 |
17 |
0 |
0 |
T2 |
425 |
21 |
0 |
0 |
T6 |
4849 |
4449 |
0 |
0 |
T7 |
402 |
2 |
0 |
0 |
T23 |
403 |
3 |
0 |
0 |
T24 |
405 |
5 |
0 |
0 |
T25 |
408 |
8 |
0 |
0 |
T26 |
405 |
5 |
0 |
0 |
T27 |
450 |
50 |
0 |
0 |
T28 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1318649788 |
717 |
0 |
0 |
T1 |
40366 |
1 |
0 |
0 |
T2 |
38253 |
1 |
0 |
0 |
T3 |
0 |
7 |
0 |
0 |
T4 |
0 |
2 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T7 |
199254 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T23 |
197742 |
0 |
0 |
0 |
T24 |
194472 |
0 |
0 |
0 |
T25 |
44929 |
0 |
0 |
0 |
T26 |
91060 |
0 |
0 |
0 |
T27 |
40503 |
0 |
0 |
0 |
T28 |
204177 |
0 |
0 |
0 |
T29 |
50620 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1318649788 |
1316820686 |
0 |
0 |
T1 |
40366 |
39637 |
0 |
0 |
T2 |
38253 |
37823 |
0 |
0 |
T6 |
118820 |
118812 |
0 |
0 |
T7 |
199254 |
199180 |
0 |
0 |
T23 |
197742 |
197644 |
0 |
0 |
T24 |
194472 |
194403 |
0 |
0 |
T25 |
44929 |
44879 |
0 |
0 |
T26 |
91060 |
90995 |
0 |
0 |
T27 |
40503 |
40407 |
0 |
0 |
T28 |
204177 |
204123 |
0 |
0 |