Line Coverage for Module :
sysrst_ctrl_autoblock
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 50 | 1 | 1 | 100.00 |
CONT_ASSIGN | 51 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 1 | 1 | 100.00 |
CONT_ASSIGN | 55 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_autoblock.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_autoblock.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
50 |
1 |
1 |
51 |
1 |
1 |
53 |
1 |
1 |
55 |
1 |
1 |
Cond Coverage for Module :
sysrst_ctrl_autoblock
| Total | Covered | Percent |
Conditions | 15 | 15 | 100.00 |
Logical | 15 | 15 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 51
EXPRESSION ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key0_out_sel.q) ? aon_auto_block_out_ctl_i.key0_out_value.q : key0_int_i)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T41,T13,T30 |
1 | Covered | T41,T65,T80 |
LINE 51
SUB-EXPRESSION (aon_ab_cond_met & aon_auto_block_out_ctl_i.key0_out_sel.q)
-------1------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T14,T32 |
1 | 0 | Covered | T41,T14,T17 |
1 | 1 | Covered | T41,T65,T80 |
LINE 53
EXPRESSION ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key1_out_sel.q) ? aon_auto_block_out_ctl_i.key1_out_value.q : key1_int_i)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T41,T13,T30 |
1 | Covered | T41,T14,T52 |
LINE 53
SUB-EXPRESSION (aon_ab_cond_met & aon_auto_block_out_ctl_i.key1_out_sel.q)
-------1------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T14,T32 |
1 | 0 | Covered | T41,T17,T65 |
1 | 1 | Covered | T41,T14,T52 |
LINE 55
EXPRESSION ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key2_out_sel.q) ? aon_auto_block_out_ctl_i.key2_out_value.q : key2_int_i)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T41,T13,T30 |
1 | Covered | T41,T17,T65 |
LINE 55
SUB-EXPRESSION (aon_ab_cond_met & aon_auto_block_out_ctl_i.key2_out_sel.q)
-------1------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T14,T32 |
1 | 0 | Covered | T41,T14,T52 |
1 | 1 | Covered | T41,T17,T65 |
Branch Coverage for Module :
sysrst_ctrl_autoblock
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
TERNARY |
51 |
2 |
2 |
100.00 |
TERNARY |
53 |
2 |
2 |
100.00 |
TERNARY |
55 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_autoblock.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_autoblock.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key0_out_sel.q)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T41,T65,T80 |
0 |
Covered |
T41,T13,T30 |
LineNo. Expression
-1-: 53 ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key1_out_sel.q)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T41,T14,T52 |
0 |
Covered |
T41,T13,T30 |
LineNo. Expression
-1-: 55 ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key2_out_sel.q)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T41,T17,T65 |
0 |
Covered |
T41,T13,T30 |