Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T1 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T1 |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T1 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T14,T15 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T1 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T1,T2 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T1,T2 |
1 | - | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T1 |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T1 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T14,T15 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T8,T1 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T7,T8,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T8,T1 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T7,T8,T1 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
106679459 |
0 |
0 |
T1 |
3255926 |
41378 |
0 |
0 |
T2 |
5405552 |
100113 |
0 |
0 |
T3 |
1740517 |
10025 |
0 |
0 |
T4 |
0 |
287613 |
0 |
0 |
T5 |
0 |
25598 |
0 |
0 |
T6 |
0 |
69376 |
0 |
0 |
T8 |
1986110 |
4730 |
0 |
0 |
T9 |
0 |
658738 |
0 |
0 |
T10 |
0 |
269218 |
0 |
0 |
T11 |
0 |
5467 |
0 |
0 |
T23 |
3670067 |
0 |
0 |
0 |
T24 |
3669068 |
0 |
0 |
0 |
T25 |
7372694 |
0 |
0 |
0 |
T26 |
7139446 |
0 |
0 |
0 |
T27 |
6937722 |
1771392 |
0 |
0 |
T28 |
1883670 |
0 |
0 |
0 |
T29 |
304326 |
5776 |
0 |
0 |
T49 |
0 |
3236 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
313693178 |
280856492 |
0 |
0 |
T1 |
15466 |
407 |
0 |
0 |
T2 |
40034 |
25234 |
0 |
0 |
T3 |
15096 |
296 |
0 |
0 |
T7 |
14874 |
74 |
0 |
0 |
T8 |
15429 |
407 |
0 |
0 |
T23 |
14948 |
148 |
0 |
0 |
T24 |
14985 |
185 |
0 |
0 |
T25 |
14874 |
74 |
0 |
0 |
T26 |
14874 |
74 |
0 |
0 |
T27 |
555000 |
540200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
127356 |
0 |
0 |
T1 |
3255926 |
37 |
0 |
0 |
T2 |
5405552 |
218 |
0 |
0 |
T3 |
1740517 |
33 |
0 |
0 |
T4 |
0 |
345 |
0 |
0 |
T5 |
0 |
70 |
0 |
0 |
T6 |
0 |
74 |
0 |
0 |
T9 |
0 |
381 |
0 |
0 |
T10 |
0 |
376 |
0 |
0 |
T11 |
0 |
422 |
0 |
0 |
T12 |
0 |
18 |
0 |
0 |
T23 |
3670067 |
0 |
0 |
0 |
T24 |
3669068 |
0 |
0 |
0 |
T25 |
7372694 |
0 |
0 |
0 |
T26 |
7139446 |
0 |
0 |
0 |
T27 |
6937722 |
4224 |
0 |
0 |
T28 |
1883670 |
0 |
0 |
0 |
T29 |
3753354 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3255926 |
3197947 |
0 |
0 |
T2 |
5405552 |
5403554 |
0 |
0 |
T3 |
1740517 |
1737002 |
0 |
0 |
T7 |
7453798 |
7450912 |
0 |
0 |
T8 |
2161355 |
2128018 |
0 |
0 |
T23 |
3670067 |
3667107 |
0 |
0 |
T24 |
3669068 |
3665960 |
0 |
0 |
T25 |
7372694 |
7370659 |
0 |
0 |
T26 |
7139446 |
7136597 |
0 |
0 |
T27 |
6937722 |
6937463 |
0 |
0 |