dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.77 91.30 90.48 83.33 90.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.77 91.30 90.48 83.33 90.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.13 95.65 100.00 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.13 95.65 100.00 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.77 91.30 90.48 83.33 90.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.77 91.30 90.48 83.33 90.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.36 93.48 100.00 83.33 90.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.36 93.48 100.00 83.33 90.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT43,T31,T32

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT43,T14,T31
10CoveredT43,T31,T32
11CoveredT43,T31,T32

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T46,T55

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT43,T14,T31 VC_COV_UNR
1CoveredT17,T46,T55

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T46,T55

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT17,T46,T55
10CoveredT43,T31,T32
11CoveredT17,T46,T55

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT17,T46,T55
01CoveredT158,T201
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT17,T46,T55
01CoveredT17,T46,T47
10CoveredT69,T70

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT17,T46,T55
1-CoveredT17,T46,T47

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Covered T7
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T17,T46,T55
0 1 Covered T17,T46,T55
0 0 Excluded T43,T14,T31 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T17,T46,T55
0 Covered T43,T14,T31


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T17,T46,T55
IdleSt 0 - - - - - - Covered T43,T31,T32
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T17,T46,T55
DebounceSt - 0 1 0 - - - Covered T48,T152,T193
DebounceSt - 0 0 - - - - Covered T17,T46,T55
DetectSt - - - - 1 - - Covered T158,T201
DetectSt - - - - 0 1 - Covered T17,T46,T55
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T17,T46,T47
StableSt - - - - - - 0 Covered T17,T46,T55
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8322531 122 0 0
CntIncr_A 8322531 177017 0 0
CntNoWrap_A 8322531 7634386 0 0
DetectStDropOut_A 8322531 2 0 0
DetectedOut_A 8322531 92016 0 0
DetectedPulseOut_A 8322531 55 0 0
DisabledIdleSt_A 8322531 7116620 0 0
DisabledNoDetection_A 8322531 7119059 0 0
EnterDebounceSt_A 8322531 66 0 0
EnterDetectSt_A 8322531 57 0 0
EnterStableSt_A 8322531 55 0 0
PulseIsPulse_A 8322531 55 0 0
StayInStableSt 8322531 91931 0 0
gen_high_level_sva.HighLevelEvent_A 8322531 7636997 0 0
gen_not_sticky_sva.StableStDropOut_A 8322531 23 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 122 0 0
T17 14784 10 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T47 0 2 0 0
T48 0 5 0 0
T49 0 4 0 0
T51 0 4 0 0
T55 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 2 0 0
T169 0 2 0 0
T194 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 177017 0 0
T17 14784 144 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 95 0 0
T47 0 41 0 0
T48 0 183 0 0
T49 0 190 0 0
T51 0 29 0 0
T55 0 72 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 41 0 0
T169 0 92 0 0
T194 0 77 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7634386 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 5252 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 2 0 0
T152 7224 0 0 0
T158 3171 1 0 0
T198 43624 0 0 0
T201 0 1 0 0
T215 5917 0 0 0
T216 525 0 0 0
T217 720 0 0 0
T218 1242 0 0 0
T219 6566 0 0 0
T220 538 0 0 0
T221 693 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 92016 0 0
T17 14784 302 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 43 0 0
T47 0 1 0 0
T48 0 184 0 0
T49 0 192 0 0
T51 0 106 0 0
T55 0 44 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T169 0 176 0 0
T194 0 292 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 55 0 0
T17 14784 5 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T49 0 2 0 0
T51 0 2 0 0
T55 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T169 0 1 0 0
T194 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7116620 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 4501 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7119059 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 4526 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 66 0 0
T17 14784 5 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 3 0 0
T49 0 2 0 0
T51 0 2 0 0
T55 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T169 0 1 0 0
T194 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 57 0 0
T17 14784 5 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T49 0 2 0 0
T51 0 2 0 0
T55 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T169 0 1 0 0
T194 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 55 0 0
T17 14784 5 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T49 0 2 0 0
T51 0 2 0 0
T55 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T169 0 1 0 0
T194 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 55 0 0
T17 14784 5 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T49 0 2 0 0
T51 0 2 0 0
T55 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T169 0 1 0 0
T194 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 91931 0 0
T17 14784 295 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 42 0 0
T48 0 181 0 0
T49 0 189 0 0
T51 0 103 0 0
T55 0 42 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T156 0 77 0 0
T169 0 174 0 0
T173 0 35 0 0
T194 0 290 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7636997 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 5290 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 23 0 0
T17 14784 3 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 1 0 0
T49 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T156 0 1 0 0
T158 0 1 0 0
T173 0 1 0 0
T222 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464291.30
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322887.50
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT43,T31,T32
1CoveredT43,T14,T31

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT43,T31,T32
10CoveredT43,T14,T31
11CoveredT43,T14,T31

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T46,T50

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT43,T14,T31 VC_COV_UNR
1CoveredT17,T46,T50

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T46,T50

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT17,T54,T46
10CoveredT43,T31,T32
11CoveredT17,T46,T50

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT17,T46,T50
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT17,T46,T50
01CoveredT17,T50,T154
10CoveredT69,T70

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT17,T46,T50
1-CoveredT17,T50,T154

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 18 90.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T17,T46,T50
0 1 Covered T17,T46,T50
0 0 Excluded T43,T14,T31 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T17,T46,T50
0 Covered T43,T14,T31


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T17,T46,T50
IdleSt 0 - - - - - - Covered T43,T14,T31
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T17,T46,T50
DebounceSt - 0 1 0 - - - Covered T17
DebounceSt - 0 0 - - - - Covered T17,T46,T50
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T17,T46,T50
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T17,T50,T154
StableSt - - - - - - 0 Covered T17,T46,T50
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8322531 73 0 0
CntIncr_A 8322531 41641 0 0
CntNoWrap_A 8322531 7634435 0 0
DetectStDropOut_A 8322531 0 0 0
DetectedOut_A 8322531 23441 0 0
DetectedPulseOut_A 8322531 36 0 0
DisabledIdleSt_A 8322531 7380971 0 0
DisabledNoDetection_A 8322531 7383411 0 0
EnterDebounceSt_A 8322531 37 0 0
EnterDetectSt_A 8322531 36 0 0
EnterStableSt_A 8322531 36 0 0
PulseIsPulse_A 8322531 36 0 0
StayInStableSt 8322531 23386 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8322531 6439 0 0
gen_low_level_sva.LowLevelEvent_A 8322531 7636997 0 0
gen_not_sticky_sva.StableStDropOut_A 8322531 15 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 73 0 0
T17 14784 5 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T50 0 4 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 2 0 0
T80 0 2 0 0
T81 0 4 0 0
T154 0 4 0 0
T156 0 2 0 0
T172 0 4 0 0
T173 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 41641 0 0
T17 14784 98 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 95 0 0
T50 0 62 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 41 0 0
T80 0 55 0 0
T81 0 192 0 0
T154 0 82 0 0
T156 0 32 0 0
T172 0 138 0 0
T173 0 94 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7634435 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 5257 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 23441 0 0
T17 14784 108 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 137 0 0
T50 0 87 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T80 0 44 0 0
T81 0 191 0 0
T154 0 89 0 0
T156 0 28 0 0
T172 0 156 0 0
T173 0 160 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 36 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T50 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T80 0 1 0 0
T81 0 2 0 0
T154 0 2 0 0
T156 0 1 0 0
T172 0 2 0 0
T173 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7380971 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 4494 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7383411 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 4519 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 37 0 0
T17 14784 3 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T50 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T80 0 1 0 0
T81 0 2 0 0
T154 0 2 0 0
T156 0 1 0 0
T172 0 2 0 0
T173 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 36 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T50 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T80 0 1 0 0
T81 0 2 0 0
T154 0 2 0 0
T156 0 1 0 0
T172 0 2 0 0
T173 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 36 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T50 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T80 0 1 0 0
T81 0 2 0 0
T154 0 2 0 0
T156 0 1 0 0
T172 0 2 0 0
T173 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 36 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T50 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T80 0 1 0 0
T81 0 2 0 0
T154 0 2 0 0
T156 0 1 0 0
T172 0 2 0 0
T173 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 23386 0 0
T17 14784 105 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 135 0 0
T50 0 85 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T80 0 42 0 0
T81 0 188 0 0
T152 0 66 0 0
T154 0 86 0 0
T156 0 27 0 0
T172 0 153 0 0
T173 0 158 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 6439 0 0
T14 848 0 0 0
T15 939 0 0 0
T16 26856 32 0 0
T17 14784 29 0 0
T18 0 12 0 0
T31 504 6 0 0
T32 414 0 0 0
T33 525 4 0 0
T34 493 7 0 0
T35 601 0 0 0
T36 0 2 0 0
T43 504 4 0 0
T59 0 7 0 0
T60 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7636997 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 5290 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 15 0 0
T17 14784 1 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T50 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 1 0 0
T153 0 1 0 0
T154 0 1 0 0
T156 0 1 0 0
T172 0 1 0 0
T173 0 2 0 0
T223 0 1 0 0
T224 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions2121100.00
Logical2121100.00
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT43,T31,T32

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT43,T14,T31
10CoveredT43,T31,T32
11CoveredT43,T31,T32

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T54,T46

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT43,T14,T31 VC_COV_UNR
1CoveredT17,T54,T46

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T54,T46

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT17,T54,T46
10CoveredT43,T31,T32
11CoveredT17,T54,T46

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT17,T54,T46
01CoveredT157,T202
10CoveredT69

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT17,T54,T46
01CoveredT17,T46,T49
10CoveredT70

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT17,T54,T46
1-CoveredT17,T46,T49

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Covered T7
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T17,T54,T46
0 1 Covered T17,T54,T46
0 0 Excluded T43,T14,T31 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T17,T54,T46
0 Covered T43,T14,T31


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T17,T54,T46
IdleSt 0 - - - - - - Covered T43,T31,T32
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T17,T54,T46
DebounceSt - 0 1 0 - - - Covered T123,T157,T193
DebounceSt - 0 0 - - - - Covered T17,T54,T46
DetectSt - - - - 1 - - Covered T69,T157,T202
DetectSt - - - - 0 1 - Covered T17,T54,T46
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T17,T46,T49
StableSt - - - - - - 0 Covered T17,T54,T46
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8322531 127 0 0
CntIncr_A 8322531 181448 0 0
CntNoWrap_A 8322531 7634381 0 0
DetectStDropOut_A 8322531 2 0 0
DetectedOut_A 8322531 67105 0 0
DetectedPulseOut_A 8322531 57 0 0
DisabledIdleSt_A 8322531 7290889 0 0
DisabledNoDetection_A 8322531 7293324 0 0
EnterDebounceSt_A 8322531 67 0 0
EnterDetectSt_A 8322531 60 0 0
EnterStableSt_A 8322531 57 0 0
PulseIsPulse_A 8322531 57 0 0
StayInStableSt 8322531 67026 0 0
gen_high_level_sva.HighLevelEvent_A 8322531 7636997 0 0
gen_not_sticky_sva.StableStDropOut_A 8322531 34 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 127 0 0
T17 14784 4 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T49 0 4 0 0
T50 0 4 0 0
T51 0 8 0 0
T52 0 4 0 0
T54 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 4 0 0
T144 0 4 0 0
T169 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 181448 0 0
T17 14784 52 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 95 0 0
T49 0 145 0 0
T50 0 62 0 0
T51 0 60 0 0
T52 0 148 0 0
T54 0 25 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 158 0 0
T144 0 82 0 0
T169 0 92 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7634381 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 5258 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 2 0 0
T157 15738 1 0 0
T202 623 1 0 0
T225 404 0 0 0
T226 486 0 0 0
T227 747 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 67105 0 0
T17 14784 147 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 227 0 0
T49 0 28 0 0
T50 0 110 0 0
T51 0 232 0 0
T52 0 298 0 0
T54 0 39 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 193 0 0
T144 0 215 0 0
T169 0 177 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 57 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T49 0 2 0 0
T50 0 2 0 0
T51 0 4 0 0
T52 0 2 0 0
T54 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 2 0 0
T144 0 2 0 0
T169 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7290889 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 4964 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7293324 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 4991 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 67 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T49 0 2 0 0
T50 0 2 0 0
T51 0 4 0 0
T52 0 2 0 0
T54 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 2 0 0
T144 0 2 0 0
T169 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 60 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T49 0 2 0 0
T50 0 2 0 0
T51 0 4 0 0
T52 0 2 0 0
T54 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 2 0 0
T144 0 2 0 0
T169 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 57 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T49 0 2 0 0
T50 0 2 0 0
T51 0 4 0 0
T52 0 2 0 0
T54 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 2 0 0
T144 0 2 0 0
T169 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 57 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T49 0 2 0 0
T50 0 2 0 0
T51 0 4 0 0
T52 0 2 0 0
T54 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 2 0 0
T144 0 2 0 0
T169 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 67026 0 0
T17 14784 144 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 226 0 0
T49 0 26 0 0
T50 0 107 0 0
T51 0 226 0 0
T52 0 295 0 0
T54 0 37 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 190 0 0
T144 0 212 0 0
T169 0 175 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7636997 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 5290 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 34 0 0
T17 14784 1 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T49 0 2 0 0
T50 0 1 0 0
T51 0 2 0 0
T52 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 1 0 0
T144 0 1 0 0
T173 0 1 0 0
T222 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464291.30
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322887.50
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT43,T31,T32
1CoveredT43,T14,T31

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT43,T31,T32
10CoveredT43,T14,T31
11CoveredT43,T14,T31

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T48,T49

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT43,T14,T31 VC_COV_UNR
1CoveredT17,T48,T49

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T48,T49

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT17,T54,T48
10CoveredT43,T31,T32
11CoveredT17,T48,T49

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT17,T48,T49
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT17,T48,T49
01CoveredT17,T48,T50
10CoveredT69,T70

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT17,T48,T49
1-CoveredT17,T48,T50

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 18 90.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T17,T48,T49
0 1 Covered T17,T48,T49
0 0 Excluded T43,T14,T31 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T17,T48,T49
0 Covered T43,T14,T31


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T17,T48,T49
IdleSt 0 - - - - - - Covered T43,T14,T31
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T17,T48,T49
DebounceSt - 0 1 0 - - - Covered T51
DebounceSt - 0 0 - - - - Covered T17,T48,T49
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T17,T48,T49
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T17,T48,T50
StableSt - - - - - - 0 Covered T17,T48,T49
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8322531 89 0 0
CntIncr_A 8322531 83315 0 0
CntNoWrap_A 8322531 7634419 0 0
DetectStDropOut_A 8322531 0 0 0
DetectedOut_A 8322531 33763 0 0
DetectedPulseOut_A 8322531 44 0 0
DisabledIdleSt_A 8322531 7284394 0 0
DisabledNoDetection_A 8322531 7286828 0 0
EnterDebounceSt_A 8322531 45 0 0
EnterDetectSt_A 8322531 44 0 0
EnterStableSt_A 8322531 44 0 0
PulseIsPulse_A 8322531 44 0 0
StayInStableSt 8322531 33695 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8322531 6392 0 0
gen_low_level_sva.LowLevelEvent_A 8322531 7636997 0 0
gen_not_sticky_sva.StableStDropOut_A 8322531 18 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 89 0 0
T17 14784 8 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 2 0 0
T49 0 6 0 0
T50 0 2 0 0
T51 0 3 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 2 0 0
T81 0 2 0 0
T123 0 4 0 0
T144 0 2 0 0
T173 0 6 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 83315 0 0
T17 14784 112 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 61 0 0
T49 0 187 0 0
T50 0 31 0 0
T51 0 31 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 41 0 0
T81 0 79 0 0
T123 0 156 0 0
T144 0 41 0 0
T173 0 188 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7634419 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 5254 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 33763 0 0
T17 14784 198 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 56 0 0
T49 0 359 0 0
T50 0 10 0 0
T51 0 148 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 2 0 0
T81 0 72 0 0
T123 0 180 0 0
T144 0 53 0 0
T173 0 124 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 44 0 0
T17 14784 4 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 1 0 0
T49 0 3 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T81 0 1 0 0
T123 0 2 0 0
T144 0 1 0 0
T173 0 3 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7284394 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 4534 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7286828 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 4559 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 45 0 0
T17 14784 4 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 1 0 0
T49 0 3 0 0
T50 0 1 0 0
T51 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T81 0 1 0 0
T123 0 2 0 0
T144 0 1 0 0
T173 0 3 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 44 0 0
T17 14784 4 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 1 0 0
T49 0 3 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T81 0 1 0 0
T123 0 2 0 0
T144 0 1 0 0
T173 0 3 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 44 0 0
T17 14784 4 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 1 0 0
T49 0 3 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T81 0 1 0 0
T123 0 2 0 0
T144 0 1 0 0
T173 0 3 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 44 0 0
T17 14784 4 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 1 0 0
T49 0 3 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T81 0 1 0 0
T123 0 2 0 0
T144 0 1 0 0
T173 0 3 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 33695 0 0
T17 14784 192 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 55 0 0
T49 0 353 0 0
T50 0 9 0 0
T51 0 146 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T81 0 71 0 0
T123 0 177 0 0
T144 0 52 0 0
T173 0 120 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 6392 0 0
T14 848 0 0 0
T15 939 0 0 0
T16 26856 41 0 0
T17 14784 26 0 0
T18 0 11 0 0
T31 504 4 0 0
T32 414 3 0 0
T33 525 4 0 0
T34 493 10 0 0
T35 601 0 0 0
T36 0 2 0 0
T43 504 5 0 0
T59 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7636997 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 5290 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 18 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T48 0 1 0 0
T50 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 1 0 0
T123 0 1 0 0
T144 0 1 0 0
T157 0 1 0 0
T160 0 1 0 0
T173 0 2 0 0
T200 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT43,T14,T31

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT43,T14,T31
10CoveredT43,T14,T31
11CoveredT43,T14,T31

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T20,T53

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT43,T14,T31 VC_COV_UNR
1CoveredT17,T20,T53

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T20,T53

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT17,T20,T53
10CoveredT43,T14,T31
11CoveredT17,T20,T53

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT17,T20,T53
01CoveredT47,T228,T229
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT17,T20,T53
01CoveredT17,T53,T46
10CoveredT69,T70

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT17,T20,T53
1-CoveredT17,T53,T46

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Covered T7
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T17,T20,T53
0 1 Covered T17,T20,T53
0 0 Excluded T43,T14,T31 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T17,T20,T53
0 Covered T43,T14,T31


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T17,T20,T53
IdleSt 0 - - - - - - Covered T43,T14,T31
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T17,T20,T53
DebounceSt - 0 1 0 - - - Covered T17,T53,T51
DebounceSt - 0 0 - - - - Covered T17,T20,T53
DetectSt - - - - 1 - - Covered T47,T228,T229
DetectSt - - - - 0 1 - Covered T17,T20,T53
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T17,T53,T46
StableSt - - - - - - 0 Covered T17,T20,T53
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8322531 130 0 0
CntIncr_A 8322531 165579 0 0
CntNoWrap_A 8322531 7634378 0 0
DetectStDropOut_A 8322531 4 0 0
DetectedOut_A 8322531 243924 0 0
DetectedPulseOut_A 8322531 58 0 0
DisabledIdleSt_A 8322531 7025778 0 0
DisabledNoDetection_A 8322531 7028204 0 0
EnterDebounceSt_A 8322531 68 0 0
EnterDetectSt_A 8322531 62 0 0
EnterStableSt_A 8322531 58 0 0
PulseIsPulse_A 8322531 58 0 0
StayInStableSt 8322531 243840 0 0
gen_high_level_sva.HighLevelEvent_A 8322531 7636997 0 0
gen_not_sticky_sva.StableStDropOut_A 8322531 30 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 130 0 0
T17 14784 5 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 2 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 4 0 0
T47 0 2 0 0
T48 0 4 0 0
T51 0 7 0 0
T53 0 5 0 0
T58 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 2 0 0
T169 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 165579 0 0
T17 14784 73 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 19537 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 190 0 0
T47 0 41 0 0
T48 0 122 0 0
T51 0 60 0 0
T53 0 201 0 0
T58 0 45 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 88 0 0
T169 0 92 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7634378 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 5257 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 4 0 0
T47 532 1 0 0
T48 989 0 0 0
T159 0 1 0 0
T228 599 1 0 0
T229 0 1 0 0
T230 483 0 0 0
T231 40667 0 0 0
T232 493 0 0 0
T233 22342 0 0 0
T234 492 0 0 0
T235 1873 0 0 0
T236 522 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 243924 0 0
T17 14784 60 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 67718 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 226 0 0
T48 0 157 0 0
T50 0 245 0 0
T51 0 168 0 0
T53 0 46 0 0
T58 0 107 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 295 0 0
T169 0 176 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 58 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 1 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T48 0 2 0 0
T50 0 2 0 0
T51 0 3 0 0
T53 0 2 0 0
T58 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 1 0 0
T169 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7025778 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 4797 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7028204 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 4823 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 68 0 0
T17 14784 3 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 1 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T47 0 1 0 0
T48 0 2 0 0
T51 0 4 0 0
T53 0 3 0 0
T58 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 1 0 0
T169 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 62 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 1 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T47 0 1 0 0
T48 0 2 0 0
T51 0 3 0 0
T53 0 2 0 0
T58 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 1 0 0
T169 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 58 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 1 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T48 0 2 0 0
T50 0 2 0 0
T51 0 3 0 0
T53 0 2 0 0
T58 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 1 0 0
T169 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 58 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 1 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T48 0 2 0 0
T50 0 2 0 0
T51 0 3 0 0
T53 0 2 0 0
T58 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 1 0 0
T169 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 243840 0 0
T17 14784 58 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T20 0 67716 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 223 0 0
T48 0 154 0 0
T50 0 242 0 0
T51 0 164 0 0
T53 0 44 0 0
T58 0 105 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T163 0 293 0 0
T169 0 174 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7636997 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 5290 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 30 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T48 0 1 0 0
T50 0 1 0 0
T51 0 2 0 0
T53 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T144 0 1 0 0
T154 0 1 0 0
T173 0 1 0 0
T194 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464393.48
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322990.62
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions2121100.00
Logical2121100.00
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT43,T14,T31

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT43,T14,T31
10CoveredT43,T14,T31
11CoveredT43,T14,T31

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T46,T47

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT43,T14,T31 VC_COV_UNR
1CoveredT17,T46,T47

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT43,T14,T31
1CoveredT17,T46,T47

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT17,T46,T47
10CoveredT43,T14,T31
11CoveredT17,T46,T47

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT17,T46,T47
01CoveredT157,T153
10CoveredT69

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT17,T46,T47
01CoveredT17,T46,T51
10CoveredT70

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT17,T46,T47
1-CoveredT17,T46,T51

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Not Covered
DetectSt->IdleSt 186 Covered T7
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 18 90.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T17,T46,T47
0 1 Covered T17,T46,T47
0 0 Excluded T43,T14,T31 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T17,T46,T47
0 Covered T43,T14,T31


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T17,T46,T47
IdleSt 0 - - - - - - Covered T43,T14,T31
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T17,T46,T47
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T17,T46,T47
DetectSt - - - - 1 - - Covered T69,T157,T153
DetectSt - - - - 0 1 - Covered T17,T46,T47
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T17,T46,T51
StableSt - - - - - - 0 Covered T17,T46,T47
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T43,T14,T31
0 Covered T43,T14,T31


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8322531 84 0 0
CntIncr_A 8322531 10659 0 0
CntNoWrap_A 8322531 7634424 0 0
DetectStDropOut_A 8322531 2 0 0
DetectedOut_A 8322531 2822 0 0
DetectedPulseOut_A 8322531 39 0 0
DisabledIdleSt_A 8322531 7380145 0 0
DisabledNoDetection_A 8322531 7382579 0 0
EnterDebounceSt_A 8322531 42 0 0
EnterDetectSt_A 8322531 42 0 0
EnterStableSt_A 8322531 39 0 0
PulseIsPulse_A 8322531 39 0 0
StayInStableSt 8322531 2758 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8322531 7179 0 0
gen_low_level_sva.LowLevelEvent_A 8322531 7636997 0 0
gen_not_sticky_sva.StableStDropOut_A 8322531 13 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 84 0 0
T17 14784 2 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 2 0 0
T47 0 2 0 0
T49 0 2 0 0
T50 0 2 0 0
T51 0 2 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 2 0 0
T81 0 8 0 0
T144 0 2 0 0
T154 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 10659 0 0
T17 14784 26 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 95 0 0
T47 0 41 0 0
T49 0 50 0 0
T50 0 31 0 0
T51 0 11 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 41 0 0
T81 0 350 0 0
T144 0 41 0 0
T154 0 41 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7634424 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 5260 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 2 0 0
T153 807 1 0 0
T157 15738 1 0 0
T181 4721 0 0 0
T225 404 0 0 0
T226 486 0 0 0
T237 495 0 0 0
T238 651 0 0 0
T239 734 0 0 0
T240 171698 0 0 0
T241 425 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 2822 0 0
T17 14784 59 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 44 0 0
T47 0 40 0 0
T49 0 137 0 0
T50 0 10 0 0
T51 0 52 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 302 0 0
T144 0 116 0 0
T154 0 126 0 0
T194 0 52 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 39 0 0
T17 14784 1 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T49 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 4 0 0
T144 0 1 0 0
T154 0 1 0 0
T194 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7380145 0 0
T14 848 447 0 0
T15 939 538 0 0
T16 26856 19156 0 0
T17 14784 4694 0 0
T31 504 103 0 0
T32 414 13 0 0
T33 525 124 0 0
T34 493 92 0 0
T35 601 200 0 0
T43 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7382579 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 4720 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 42 0 0
T17 14784 1 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T49 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T81 0 4 0 0
T144 0 1 0 0
T154 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 42 0 0
T17 14784 1 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T49 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T69 0 1 0 0
T81 0 4 0 0
T144 0 1 0 0
T154 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 39 0 0
T17 14784 1 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T49 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 4 0 0
T144 0 1 0 0
T154 0 1 0 0
T194 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 39 0 0
T17 14784 1 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T49 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 4 0 0
T144 0 1 0 0
T154 0 1 0 0
T194 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 2758 0 0
T17 14784 58 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 43 0 0
T47 0 38 0 0
T49 0 135 0 0
T50 0 9 0 0
T51 0 51 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T81 0 296 0 0
T144 0 114 0 0
T154 0 124 0 0
T194 0 51 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7179 0 0
T14 848 3 0 0
T15 939 7 0 0
T16 26856 60 0 0
T17 14784 33 0 0
T31 504 5 0 0
T32 414 1 0 0
T33 525 5 0 0
T34 493 8 0 0
T35 601 3 0 0
T43 504 7 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 7636997 0 0
T14 848 448 0 0
T15 939 539 0 0
T16 26856 19186 0 0
T17 14784 5290 0 0
T31 504 104 0 0
T32 414 14 0 0
T33 525 125 0 0
T34 493 93 0 0
T35 601 201 0 0
T43 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8322531 13 0 0
T17 14784 1 0 0
T18 35857 0 0 0
T19 17432 0 0 0
T33 525 0 0 0
T34 493 0 0 0
T35 601 0 0 0
T36 427 0 0 0
T46 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T59 448 0 0 0
T60 498 0 0 0
T61 652 0 0 0
T80 0 1 0 0
T81 0 2 0 0
T157 0 1 0 0
T172 0 1 0 0
T194 0 1 0 0
T201 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%