Line Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 3 | 50.00 |
| Logical | 6 | 3 | 50.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T4 |
| EVEN |
0 |
- |
Covered |
T1,T2,T3 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T3 |
| EVEN |
0 |
- |
Covered |
T1,T7,T2 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
Assert Coverage for Module :
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6501 |
0 |
0 |
| T1 |
1044716 |
8 |
0 |
0 |
| T2 |
506532 |
4 |
0 |
0 |
| T3 |
404688 |
4 |
0 |
0 |
| T4 |
2157516 |
39 |
0 |
0 |
| T5 |
0 |
8 |
0 |
0 |
| T6 |
0 |
50 |
0 |
0 |
| T7 |
514364 |
0 |
0 |
0 |
| T8 |
1648576 |
78 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
39 |
0 |
0 |
| T11 |
0 |
8 |
0 |
0 |
| T12 |
133952 |
8 |
0 |
0 |
| T13 |
442255 |
36 |
0 |
0 |
| T14 |
214060 |
11 |
0 |
0 |
| T15 |
83613 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
7 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T19 |
0 |
8 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T22 |
803744 |
0 |
0 |
0 |
| T23 |
1277548 |
0 |
0 |
0 |
| T24 |
771760 |
0 |
0 |
0 |
| T25 |
803120 |
0 |
0 |
0 |
| T26 |
195283 |
0 |
0 |
0 |
| T27 |
50904 |
0 |
0 |
0 |
| T28 |
195255 |
0 |
0 |
0 |
| T29 |
156876 |
0 |
0 |
0 |
| T30 |
382389 |
0 |
0 |
0 |
| T31 |
100848 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43373251 |
4220 |
0 |
0 |
| T1 |
2088 |
8 |
0 |
0 |
| T2 |
1632 |
4 |
0 |
0 |
| T3 |
1648 |
0 |
0 |
0 |
| T4 |
17976 |
20 |
0 |
0 |
| T5 |
0 |
8 |
0 |
0 |
| T6 |
0 |
7 |
0 |
0 |
| T7 |
1684 |
0 |
0 |
0 |
| T8 |
33988 |
0 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T12 |
26790 |
8 |
0 |
0 |
| T13 |
44225 |
36 |
0 |
0 |
| T14 |
22532 |
11 |
0 |
0 |
| T15 |
974 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
7 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T19 |
0 |
8 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T22 |
1608 |
0 |
0 |
0 |
| T23 |
26616 |
0 |
0 |
0 |
| T24 |
1608 |
0 |
0 |
0 |
| T25 |
1656 |
0 |
0 |
0 |
| T26 |
407 |
0 |
0 |
0 |
| T27 |
407 |
0 |
0 |
0 |
| T28 |
406 |
0 |
0 |
0 |
| T29 |
667 |
0 |
0 |
0 |
| T30 |
779 |
0 |
0 |
0 |
| T31 |
403 |
0 |
0 |
0 |
| T32 |
0 |
4 |
0 |
0 |
| T33 |
0 |
4 |
0 |
0 |
| T34 |
0 |
51 |
0 |
0 |
| T35 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Total | Covered | Percent |
| Conditions | 6 | 3 | 50.00 |
| Logical | 6 | 3 | 50.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T4 |
| EVEN |
0 |
- |
Covered |
T1,T2,T3 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T3 |
| EVEN |
0 |
- |
Covered |
T1,T7,T2 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1131417963 |
661 |
0 |
0 |
| T1 |
261179 |
2 |
0 |
0 |
| T2 |
126633 |
1 |
0 |
0 |
| T3 |
101172 |
1 |
0 |
0 |
| T4 |
539379 |
10 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
15 |
0 |
0 |
| T7 |
128591 |
0 |
0 |
0 |
| T8 |
412144 |
20 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
10 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T22 |
200936 |
0 |
0 |
0 |
| T23 |
319387 |
0 |
0 |
0 |
| T24 |
192940 |
0 |
0 |
0 |
| T25 |
200780 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8725228 |
182 |
0 |
0 |
| T1 |
522 |
2 |
0 |
0 |
| T2 |
408 |
1 |
0 |
0 |
| T3 |
412 |
0 |
0 |
0 |
| T4 |
4494 |
5 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
421 |
0 |
0 |
0 |
| T8 |
8497 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T22 |
402 |
0 |
0 |
0 |
| T23 |
6654 |
0 |
0 |
0 |
| T24 |
402 |
0 |
0 |
0 |
| T25 |
414 |
0 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T34 |
0 |
12 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Total | Covered | Percent |
| Conditions | 6 | 3 | 50.00 |
| Logical | 6 | 3 | 50.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T4 |
| EVEN |
0 |
- |
Covered |
T1,T2,T3 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T3 |
| EVEN |
0 |
- |
Covered |
T1,T7,T2 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1131417963 |
1889 |
0 |
0 |
| T1 |
261179 |
2 |
0 |
0 |
| T2 |
126633 |
1 |
0 |
0 |
| T3 |
101172 |
1 |
0 |
0 |
| T4 |
539379 |
10 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
19 |
0 |
0 |
| T7 |
128591 |
0 |
0 |
0 |
| T8 |
412144 |
20 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
9 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T22 |
200936 |
0 |
0 |
0 |
| T23 |
319387 |
0 |
0 |
0 |
| T24 |
192940 |
0 |
0 |
0 |
| T25 |
200780 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8725228 |
1016 |
0 |
0 |
| T1 |
522 |
2 |
0 |
0 |
| T2 |
408 |
1 |
0 |
0 |
| T3 |
412 |
0 |
0 |
0 |
| T4 |
4494 |
6 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
421 |
0 |
0 |
0 |
| T8 |
8497 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T22 |
402 |
0 |
0 |
0 |
| T23 |
6654 |
0 |
0 |
0 |
| T24 |
402 |
0 |
0 |
0 |
| T25 |
414 |
0 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T34 |
0 |
14 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Total | Covered | Percent |
| Conditions | 6 | 3 | 50.00 |
| Logical | 6 | 3 | 50.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T4 |
| EVEN |
0 |
- |
Covered |
T1,T2,T3 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T3 |
| EVEN |
0 |
- |
Covered |
T1,T7,T2 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1131417963 |
1777 |
0 |
0 |
| T1 |
261179 |
2 |
0 |
0 |
| T2 |
126633 |
1 |
0 |
0 |
| T3 |
101172 |
1 |
0 |
0 |
| T4 |
539379 |
10 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
9 |
0 |
0 |
| T7 |
128591 |
0 |
0 |
0 |
| T8 |
412144 |
18 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
10 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T22 |
200936 |
0 |
0 |
0 |
| T23 |
319387 |
0 |
0 |
0 |
| T24 |
192940 |
0 |
0 |
0 |
| T25 |
200780 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8725228 |
1381 |
0 |
0 |
| T1 |
522 |
2 |
0 |
0 |
| T2 |
408 |
1 |
0 |
0 |
| T3 |
412 |
0 |
0 |
0 |
| T4 |
4494 |
6 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
421 |
0 |
0 |
0 |
| T8 |
8497 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T22 |
402 |
0 |
0 |
0 |
| T23 |
6654 |
0 |
0 |
0 |
| T24 |
402 |
0 |
0 |
0 |
| T25 |
414 |
0 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T34 |
0 |
13 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Total | Covered | Percent |
| Conditions | 6 | 3 | 50.00 |
| Logical | 6 | 3 | 50.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T4 |
| EVEN |
0 |
- |
Covered |
T1,T2,T3 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T3 |
| EVEN |
0 |
- |
Covered |
T1,T7,T2 |
| ODD |
- |
1 |
Covered |
T1,T5,T6 |
| ODD |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T7,T2 |
| 0 |
Covered |
T1,T7,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1131417963 |
1120 |
0 |
0 |
| T1 |
261179 |
2 |
0 |
0 |
| T2 |
126633 |
1 |
0 |
0 |
| T3 |
101172 |
1 |
0 |
0 |
| T4 |
539379 |
9 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
7 |
0 |
0 |
| T7 |
128591 |
0 |
0 |
0 |
| T8 |
412144 |
20 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
10 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T22 |
200936 |
0 |
0 |
0 |
| T23 |
319387 |
0 |
0 |
0 |
| T24 |
192940 |
0 |
0 |
0 |
| T25 |
200780 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8725228 |
589 |
0 |
0 |
| T1 |
522 |
2 |
0 |
0 |
| T2 |
408 |
1 |
0 |
0 |
| T3 |
412 |
0 |
0 |
0 |
| T4 |
4494 |
3 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
1 |
0 |
0 |
| T7 |
421 |
0 |
0 |
0 |
| T8 |
8497 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T22 |
402 |
0 |
0 |
0 |
| T23 |
6654 |
0 |
0 |
0 |
| T24 |
402 |
0 |
0 |
0 |
| T25 |
414 |
0 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T34 |
0 |
12 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 3 | 50.00 |
| Logical | 6 | 3 | 50.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T12,T13,T14 |
| 1 | 1 | Covered | T12,T13,T14 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T12,T13,T14 |
Branch Coverage for Instance : tb.dut.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T12,T13,T14 |
| EVEN |
0 |
- |
Covered |
T12,T13,T14 |
| ODD |
- |
1 |
Covered |
T13,T14,T15 |
| ODD |
- |
0 |
Covered |
T12,T13,T14 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T12,T13,T14 |
| EVEN |
0 |
- |
Covered |
T12,T13,T26 |
| ODD |
- |
1 |
Covered |
T13,T14,T15 |
| ODD |
- |
0 |
Covered |
T12,T13,T14 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T12,T13,T26 |
| 0 |
Covered |
T12,T13,T26 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T12,T13,T26 |
| 0 |
Covered |
T12,T13,T26 |
Assert Coverage for Instance : tb.dut.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1061221341 |
1054 |
0 |
0 |
| T12 |
133952 |
8 |
0 |
0 |
| T13 |
442255 |
36 |
0 |
0 |
| T14 |
214060 |
11 |
0 |
0 |
| T15 |
83613 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
7 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T19 |
0 |
8 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T26 |
195283 |
0 |
0 |
0 |
| T27 |
50904 |
0 |
0 |
0 |
| T28 |
195255 |
0 |
0 |
0 |
| T29 |
156876 |
0 |
0 |
0 |
| T30 |
382389 |
0 |
0 |
0 |
| T31 |
100848 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8472339 |
1052 |
0 |
0 |
| T12 |
26790 |
8 |
0 |
0 |
| T13 |
44225 |
36 |
0 |
0 |
| T14 |
22532 |
11 |
0 |
0 |
| T15 |
974 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
7 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T19 |
0 |
8 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T26 |
407 |
0 |
0 |
0 |
| T27 |
407 |
0 |
0 |
0 |
| T28 |
406 |
0 |
0 |
0 |
| T29 |
667 |
0 |
0 |
0 |
| T30 |
779 |
0 |
0 |
0 |
| T31 |
403 |
0 |
0 |
0 |