Line Coverage for Module :
prim_intr_hw
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| CONT_ASSIGN | 47 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
| ALWAYS | 80 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 47 |
1 |
1 |
| 49 |
1 |
1 |
| 52 |
1 |
1 |
| 54 |
1 |
1 |
| 80 |
1 |
1 |
| 81 |
1 |
1 |
| 83 |
1 |
1 |
Cond Coverage for Module :
prim_intr_hw
| Total | Covered | Percent |
| Conditions | 12 | 12 | 100.00 |
| Logical | 12 | 12 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 47
EXPRESSION ((({Width {reg2hw_intr_test_qe_i}}) & reg2hw_intr_test_q_i) | event_intr_i)
-----------------------------1---------------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T48,T15,T32 |
| 0 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | Covered | T16,T17,T51 |
LINE 47
SUB-EXPRESSION (({Width {reg2hw_intr_test_qe_i}}) & reg2hw_intr_test_q_i)
----------------1---------------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T48,T15,T32 |
| 1 | 0 | Covered | T16,T17,T51 |
| 1 | 1 | Covered | T16,T17,T51 |
LINE 52
EXPRESSION (g_intr_event.new_event | reg2hw_intr_state_q_i)
-----------1---------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T48,T15,T32 |
| 0 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | Covered | T15,T16,T17 |
LINE 83
EXPRESSION (status & reg2hw_intr_enable_q_i)
---1-- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T33,T34 |
| 1 | 0 | Covered | T15,T16,T17 |
| 1 | 1 | Covered | T15,T16,T17 |
Branch Coverage for Module :
prim_intr_hw
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
80 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 80 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T48,T15,T32 |
| 0 |
Covered |
T48,T15,T32 |
Assert Coverage for Module :
prim_intr_hw
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
IntrTKind_A |
750 |
750 |
0 |
0 |
IntrTKind_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
750 |
750 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
| T37 |
1 |
1 |
0 |
0 |
| T38 |
1 |
1 |
0 |
0 |
| T48 |
1 |
1 |
0 |
0 |