Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T4,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T6,T13,T15 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T5 |
VC_COV_UNR |
1 | Covered | T6,T13,T15 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T6,T13,T15 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T13,T15 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T6,T13,T15 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T13,T15 |
0 | 1 | Covered | T77,T217 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T13,T15 |
0 | 1 | Covered | T6,T13,T15 |
1 | 0 | Covered | T76 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T6,T13,T15 |
1 | - | Covered | T6,T13,T15 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T6,T13,T15 |
DetectSt |
168 |
Covered |
T6,T13,T15 |
IdleSt |
163 |
Covered |
T1,T4,T5 |
StableSt |
191 |
Covered |
T6,T13,T15 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T6,T13,T15 |
DebounceSt->IdleSt |
163 |
Covered |
T15,T75,T218 |
DetectSt->IdleSt |
186 |
Covered |
T77,T217 |
DetectSt->StableSt |
191 |
Covered |
T6,T13,T15 |
IdleSt->DebounceSt |
148 |
Covered |
T6,T13,T15 |
StableSt->IdleSt |
206 |
Covered |
T6,T13,T15 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T6,T13,T15 |
|
0 |
1 |
Covered |
T6,T13,T15 |
|
0 |
0 |
Excluded |
T1,T4,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T13,T15 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T6,T13,T15 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T75 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T6,T13,T15 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T15,T218,T166 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T6,T13,T15 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T77,T217 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T6,T13,T15 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T6,T13,T15 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T6,T13,T15 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
120 |
0 |
0 |
T6 |
41075 |
6 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T134 |
0 |
4 |
0 |
0 |
T148 |
0 |
4 |
0 |
0 |
T196 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
4938 |
0 |
0 |
T6 |
41075 |
228 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T15 |
0 |
75 |
0 |
0 |
T19 |
0 |
198 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
36 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
55 |
0 |
0 |
T130 |
0 |
60 |
0 |
0 |
T134 |
0 |
198 |
0 |
0 |
T148 |
0 |
172 |
0 |
0 |
T196 |
0 |
104 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6347967 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6262 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36948 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2 |
0 |
0 |
T77 |
498 |
1 |
0 |
0 |
T89 |
44388 |
0 |
0 |
0 |
T90 |
5435 |
0 |
0 |
0 |
T116 |
9183 |
0 |
0 |
0 |
T173 |
489 |
0 |
0 |
0 |
T174 |
404 |
0 |
0 |
0 |
T175 |
410 |
0 |
0 |
0 |
T176 |
522 |
0 |
0 |
0 |
T177 |
29208 |
0 |
0 |
0 |
T178 |
10466 |
0 |
0 |
0 |
T217 |
0 |
1 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
3788 |
0 |
0 |
T6 |
41075 |
223 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
41 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
83 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
156 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
43 |
0 |
0 |
T130 |
0 |
47 |
0 |
0 |
T134 |
0 |
180 |
0 |
0 |
T148 |
0 |
105 |
0 |
0 |
T196 |
0 |
208 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
55 |
0 |
0 |
T6 |
41075 |
3 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6331515 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6262 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36263 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6333920 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36273 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
64 |
0 |
0 |
T6 |
41075 |
3 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
57 |
0 |
0 |
T6 |
41075 |
3 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
55 |
0 |
0 |
T6 |
41075 |
3 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
55 |
0 |
0 |
T6 |
41075 |
3 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
3709 |
0 |
0 |
T6 |
41075 |
219 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
40 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T19 |
0 |
80 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
153 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
42 |
0 |
0 |
T130 |
0 |
46 |
0 |
0 |
T134 |
0 |
177 |
0 |
0 |
T148 |
0 |
102 |
0 |
0 |
T196 |
0 |
205 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6350539 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36965 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
30 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T134 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T196 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T4,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T2,T6,T11 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T5 |
VC_COV_UNR |
1 | Covered | T2,T6,T11 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T2,T6,T11 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T9 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T2,T6,T11 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T6,T11 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T6,T11 |
0 | 1 | Covered | T2,T6,T19 |
1 | 0 | Covered | T76 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T6,T11 |
1 | - | Covered | T2,T6,T19 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T6,T11 |
DetectSt |
168 |
Covered |
T2,T6,T11 |
IdleSt |
163 |
Covered |
T1,T4,T5 |
StableSt |
191 |
Covered |
T2,T6,T11 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T6,T11 |
DebounceSt->IdleSt |
163 |
Covered |
T15,T75,T195 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T2,T6,T11 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T6,T11 |
StableSt->IdleSt |
206 |
Covered |
T2,T6,T13 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T6,T11 |
|
0 |
1 |
Covered |
T2,T6,T11 |
|
0 |
0 |
Excluded |
T1,T4,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T11 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T6,T11 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T75 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T6,T11 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T195,T219 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T6,T11 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T6,T11 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T2,T6,T19 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T6,T11 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
90 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T193 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2384 |
0 |
0 |
T2 |
13507 |
58 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
152 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T15 |
0 |
8 |
0 |
0 |
T19 |
0 |
99 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
18 |
0 |
0 |
T73 |
0 |
55 |
0 |
0 |
T148 |
0 |
86 |
0 |
0 |
T193 |
0 |
46 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6347997 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6260 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36950 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2959 |
0 |
0 |
T2 |
13507 |
113 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
80 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
165 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T73 |
0 |
100 |
0 |
0 |
T130 |
0 |
42 |
0 |
0 |
T148 |
0 |
58 |
0 |
0 |
T193 |
0 |
91 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
43 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6225451 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
5696 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36263 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6227840 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
5715 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36273 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
48 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
43 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
43 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
43 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2900 |
0 |
0 |
T2 |
13507 |
112 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
78 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
163 |
0 |
0 |
T13 |
0 |
35 |
0 |
0 |
T19 |
0 |
19 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
98 |
0 |
0 |
T81 |
0 |
64 |
0 |
0 |
T130 |
0 |
40 |
0 |
0 |
T148 |
0 |
57 |
0 |
0 |
T193 |
0 |
90 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6439 |
0 |
0 |
T1 |
35063 |
9 |
0 |
0 |
T2 |
13507 |
37 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
2 |
0 |
0 |
T5 |
427 |
4 |
0 |
0 |
T6 |
41075 |
8 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
9 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
6 |
0 |
0 |
T28 |
0 |
8 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6350539 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36965 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
26 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T4,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T6,T9,T13 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T5 |
VC_COV_UNR |
1 | Covered | T6,T9,T13 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T6,T9,T13 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T9,T13 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T6,T9,T13 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T9,T13 |
0 | 1 | Covered | T43,T220 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T9,T13 |
0 | 1 | Covered | T6,T15,T19 |
1 | 0 | Covered | T76 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T6,T9,T13 |
1 | - | Covered | T6,T15,T19 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T6,T9,T13 |
DetectSt |
168 |
Covered |
T6,T9,T13 |
IdleSt |
163 |
Covered |
T1,T4,T5 |
StableSt |
191 |
Covered |
T6,T9,T13 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T6,T9,T13 |
DebounceSt->IdleSt |
163 |
Covered |
T84,T75,T163 |
DetectSt->IdleSt |
186 |
Covered |
T43,T220 |
DetectSt->StableSt |
191 |
Covered |
T6,T9,T13 |
IdleSt->DebounceSt |
148 |
Covered |
T6,T9,T13 |
StableSt->IdleSt |
206 |
Covered |
T6,T9,T13 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T6,T9,T13 |
|
0 |
1 |
Covered |
T6,T9,T13 |
|
0 |
0 |
Excluded |
T1,T4,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T9,T13 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T6,T9,T13 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T75 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T6,T9,T13 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T84,T163,T146 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T6,T9,T13 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T43,T220 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T6,T9,T13 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T6,T15,T19 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T6,T9,T13 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
122 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
4 |
0 |
0 |
T148 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
51121 |
0 |
0 |
T6 |
41075 |
152 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
24 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T15 |
0 |
75 |
0 |
0 |
T19 |
0 |
99 |
0 |
0 |
T21 |
0 |
46716 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
36 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
110 |
0 |
0 |
T148 |
0 |
172 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6347965 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6262 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36950 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2 |
0 |
0 |
T22 |
15707 |
0 |
0 |
0 |
T23 |
1101 |
0 |
0 |
0 |
T43 |
641 |
1 |
0 |
0 |
T60 |
562 |
0 |
0 |
0 |
T73 |
30117 |
0 |
0 |
0 |
T139 |
404 |
0 |
0 |
0 |
T210 |
522 |
0 |
0 |
0 |
T211 |
404 |
0 |
0 |
0 |
T212 |
526 |
0 |
0 |
0 |
T213 |
407 |
0 |
0 |
0 |
T220 |
0 |
1 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
115293 |
0 |
0 |
T6 |
41075 |
417 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
40 |
0 |
0 |
T13 |
0 |
49 |
0 |
0 |
T15 |
0 |
89 |
0 |
0 |
T19 |
0 |
5 |
0 |
0 |
T21 |
0 |
110460 |
0 |
0 |
T22 |
0 |
44 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
60 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
226 |
0 |
0 |
T148 |
0 |
234 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
57 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6126781 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6262 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36263 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6129180 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36273 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
64 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
59 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
57 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
57 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
115215 |
0 |
0 |
T6 |
41075 |
414 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
38 |
0 |
0 |
T13 |
0 |
47 |
0 |
0 |
T15 |
0 |
87 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T21 |
0 |
110459 |
0 |
0 |
T22 |
0 |
42 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
59 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
224 |
0 |
0 |
T148 |
0 |
231 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6350539 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36965 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
35 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T134 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T4,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T15,T18,T43 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T5 |
VC_COV_UNR |
1 | Covered | T15,T18,T43 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T15,T18,T43 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T15 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T15,T18,T43 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T15,T18,T43 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T15,T18,T43 |
0 | 1 | Covered | T43,T73,T85 |
1 | 0 | Covered | T76 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T15,T18,T43 |
1 | - | Covered | T43,T73,T85 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T15,T18,T43 |
DetectSt |
168 |
Covered |
T15,T18,T43 |
IdleSt |
163 |
Covered |
T1,T4,T5 |
StableSt |
191 |
Covered |
T15,T18,T43 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T15,T18,T43 |
DebounceSt->IdleSt |
163 |
Covered |
T75,T162,T221 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T15,T18,T43 |
IdleSt->DebounceSt |
148 |
Covered |
T15,T18,T43 |
StableSt->IdleSt |
206 |
Covered |
T15,T43,T73 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T15,T18,T43 |
|
0 |
1 |
Covered |
T15,T18,T43 |
|
0 |
0 |
Excluded |
T1,T4,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T43 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T15,T18,T43 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T75 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T15,T18,T43 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T162,T221,T147 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T15,T18,T43 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T15,T18,T43 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T43,T73,T85 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T15,T18,T43 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
96 |
0 |
0 |
T15 |
13134 |
2 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
2 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T73 |
0 |
4 |
0 |
0 |
T81 |
0 |
4 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T85 |
0 |
4 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
4 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2491 |
0 |
0 |
T15 |
13134 |
30 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
64 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
36 |
0 |
0 |
T73 |
0 |
110 |
0 |
0 |
T81 |
0 |
40 |
0 |
0 |
T84 |
0 |
99 |
0 |
0 |
T85 |
0 |
132 |
0 |
0 |
T87 |
0 |
58 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
104 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
110 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6347991 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6262 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36954 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
3207 |
0 |
0 |
T15 |
13134 |
37 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
50 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
96 |
0 |
0 |
T73 |
0 |
52 |
0 |
0 |
T81 |
0 |
86 |
0 |
0 |
T84 |
0 |
193 |
0 |
0 |
T85 |
0 |
83 |
0 |
0 |
T87 |
0 |
247 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
135 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
85 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
46 |
0 |
0 |
T15 |
13134 |
1 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
1 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6331953 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6262 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36954 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6334352 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36965 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
51 |
0 |
0 |
T15 |
13134 |
1 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
1 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
46 |
0 |
0 |
T15 |
13134 |
1 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
1 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
46 |
0 |
0 |
T15 |
13134 |
1 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
1 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
46 |
0 |
0 |
T15 |
13134 |
1 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
1 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
3136 |
0 |
0 |
T15 |
13134 |
35 |
0 |
0 |
T16 |
6502 |
0 |
0 |
0 |
T17 |
8254 |
0 |
0 |
0 |
T18 |
613 |
48 |
0 |
0 |
T19 |
2836 |
0 |
0 |
0 |
T20 |
26947 |
0 |
0 |
0 |
T21 |
204346 |
0 |
0 |
0 |
T43 |
0 |
93 |
0 |
0 |
T73 |
0 |
49 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
T84 |
0 |
189 |
0 |
0 |
T85 |
0 |
80 |
0 |
0 |
T87 |
0 |
246 |
0 |
0 |
T183 |
492 |
0 |
0 |
0 |
T196 |
0 |
132 |
0 |
0 |
T198 |
402 |
0 |
0 |
0 |
T199 |
486 |
0 |
0 |
0 |
T209 |
0 |
83 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6543 |
0 |
0 |
T1 |
35063 |
13 |
0 |
0 |
T2 |
13507 |
37 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
1 |
0 |
0 |
T5 |
427 |
3 |
0 |
0 |
T6 |
41075 |
7 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
5 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
6 |
0 |
0 |
T28 |
0 |
8 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6350539 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36965 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
20 |
0 |
0 |
T22 |
15707 |
0 |
0 |
0 |
T23 |
1101 |
0 |
0 |
0 |
T43 |
641 |
1 |
0 |
0 |
T60 |
562 |
0 |
0 |
0 |
T73 |
30117 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T121 |
0 |
1 |
0 |
0 |
T139 |
404 |
0 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T196 |
0 |
1 |
0 |
0 |
T209 |
0 |
2 |
0 |
0 |
T210 |
522 |
0 |
0 |
0 |
T211 |
404 |
0 |
0 |
0 |
T212 |
526 |
0 |
0 |
0 |
T213 |
407 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T4,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T2,T11,T15 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T5 |
VC_COV_UNR |
1 | Covered | T2,T11,T15 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T2,T11,T15 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T11,T15 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T2,T11,T15 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T11,T15 |
0 | 1 | Covered | T83,T134,T84 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T11,T15 |
0 | 1 | Covered | T2,T15,T18 |
1 | 0 | Covered | T76 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T11,T15 |
1 | - | Covered | T2,T15,T18 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T11,T15 |
DetectSt |
168 |
Covered |
T2,T11,T15 |
IdleSt |
163 |
Covered |
T1,T4,T5 |
StableSt |
191 |
Covered |
T2,T11,T15 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T11,T15 |
DebounceSt->IdleSt |
163 |
Covered |
T196,T81,T75 |
DetectSt->IdleSt |
186 |
Covered |
T83,T134,T84 |
DetectSt->StableSt |
191 |
Covered |
T2,T11,T15 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T11,T15 |
StableSt->IdleSt |
206 |
Covered |
T2,T15,T18 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T11,T15 |
|
0 |
1 |
Covered |
T2,T11,T15 |
|
0 |
0 |
Excluded |
T1,T4,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T11,T15 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T11,T15 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T75 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T11,T15 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T196,T81,T162 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T11,T15 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T83,T134,T84 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T11,T15 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T2,T15,T18 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T11,T15 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
146 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
4 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
52157 |
0 |
0 |
T2 |
13507 |
58 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T15 |
0 |
45 |
0 |
0 |
T18 |
0 |
64 |
0 |
0 |
T19 |
0 |
99 |
0 |
0 |
T21 |
0 |
46716 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
110 |
0 |
0 |
T148 |
0 |
86 |
0 |
0 |
T149 |
0 |
20 |
0 |
0 |
T167 |
0 |
92 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6347941 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6260 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36954 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6 |
0 |
0 |
T34 |
1397 |
0 |
0 |
0 |
T72 |
16883 |
0 |
0 |
0 |
T83 |
545 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T130 |
619 |
0 |
0 |
0 |
T131 |
440 |
0 |
0 |
0 |
T132 |
697 |
0 |
0 |
0 |
T133 |
524 |
0 |
0 |
0 |
T134 |
1192 |
1 |
0 |
0 |
T135 |
681 |
0 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T222 |
0 |
1 |
0 |
0 |
T223 |
504 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
116235 |
0 |
0 |
T2 |
13507 |
235 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
278 |
0 |
0 |
T15 |
0 |
175 |
0 |
0 |
T18 |
0 |
25 |
0 |
0 |
T19 |
0 |
144 |
0 |
0 |
T21 |
0 |
110504 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
333 |
0 |
0 |
T148 |
0 |
338 |
0 |
0 |
T149 |
0 |
39 |
0 |
0 |
T167 |
0 |
38 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
64 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6125547 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
5696 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36954 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6127945 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
5715 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36965 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
77 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
70 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
64 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
64 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
116141 |
0 |
0 |
T2 |
13507 |
234 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T11 |
0 |
276 |
0 |
0 |
T15 |
0 |
174 |
0 |
0 |
T18 |
0 |
24 |
0 |
0 |
T19 |
0 |
143 |
0 |
0 |
T21 |
0 |
110502 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
330 |
0 |
0 |
T148 |
0 |
336 |
0 |
0 |
T149 |
0 |
37 |
0 |
0 |
T167 |
0 |
36 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6350539 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36965 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
33 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T134 |
0 |
1 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 45 | 97.83 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 31 | 96.88 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
0 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T4,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T2,T6,T43 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T5 |
VC_COV_UNR |
1 | Covered | T2,T6,T15 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T2,T6,T43 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T2,T6,T15 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T6,T43 |
0 | 1 | Covered | T43,T215 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T6,T43 |
0 | 1 | Covered | T43,T193,T134 |
1 | 0 | Covered | T76 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T6,T43 |
1 | - | Covered | T43,T193,T134 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T6,T15 |
DetectSt |
168 |
Covered |
T2,T6,T43 |
IdleSt |
163 |
Covered |
T1,T4,T5 |
StableSt |
191 |
Covered |
T2,T6,T43 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T6,T43 |
DebounceSt->IdleSt |
163 |
Covered |
T15,T75 |
DetectSt->IdleSt |
186 |
Covered |
T43,T215 |
DetectSt->StableSt |
191 |
Covered |
T2,T6,T43 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T6,T15 |
StableSt->IdleSt |
206 |
Covered |
T2,T6,T43 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T6,T43 |
|
0 |
1 |
Covered |
T2,T6,T15 |
|
0 |
0 |
Excluded |
T1,T4,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T43 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T6,T15 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T75 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T6,T43 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T6,T15 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T43,T215 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T6,T43 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T43,T193,T134 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T6,T43 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
75 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
4 |
0 |
0 |
T134 |
0 |
4 |
0 |
0 |
T193 |
0 |
2 |
0 |
0 |
T196 |
0 |
6 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
1943 |
0 |
0 |
T2 |
13507 |
58 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
76 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T15 |
0 |
8 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
36 |
0 |
0 |
T83 |
0 |
46 |
0 |
0 |
T84 |
0 |
76 |
0 |
0 |
T85 |
0 |
132 |
0 |
0 |
T134 |
0 |
198 |
0 |
0 |
T193 |
0 |
46 |
0 |
0 |
T196 |
0 |
156 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6348012 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
6260 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36952 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2 |
0 |
0 |
T22 |
15707 |
0 |
0 |
0 |
T23 |
1101 |
0 |
0 |
0 |
T43 |
641 |
1 |
0 |
0 |
T60 |
562 |
0 |
0 |
0 |
T73 |
30117 |
0 |
0 |
0 |
T139 |
404 |
0 |
0 |
0 |
T210 |
522 |
0 |
0 |
0 |
T211 |
404 |
0 |
0 |
0 |
T212 |
526 |
0 |
0 |
0 |
T213 |
407 |
0 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2296 |
0 |
0 |
T2 |
13507 |
111 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
243 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
40 |
0 |
0 |
T74 |
0 |
86 |
0 |
0 |
T83 |
0 |
42 |
0 |
0 |
T84 |
0 |
48 |
0 |
0 |
T85 |
0 |
83 |
0 |
0 |
T134 |
0 |
80 |
0 |
0 |
T193 |
0 |
91 |
0 |
0 |
T196 |
0 |
127 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
35 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T196 |
0 |
3 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6128547 |
0 |
0 |
T1 |
35063 |
34567 |
0 |
0 |
T2 |
13507 |
5696 |
0 |
0 |
T3 |
1601 |
1200 |
0 |
0 |
T4 |
425 |
24 |
0 |
0 |
T5 |
427 |
26 |
0 |
0 |
T6 |
41075 |
36263 |
0 |
0 |
T24 |
716 |
315 |
0 |
0 |
T25 |
496 |
95 |
0 |
0 |
T26 |
759 |
358 |
0 |
0 |
T27 |
493 |
92 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6130946 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
5715 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36273 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
39 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T196 |
0 |
3 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
37 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T196 |
0 |
3 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
35 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T196 |
0 |
3 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
35 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T196 |
0 |
3 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
2245 |
0 |
0 |
T2 |
13507 |
109 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
241 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T43 |
0 |
39 |
0 |
0 |
T74 |
0 |
83 |
0 |
0 |
T83 |
0 |
40 |
0 |
0 |
T84 |
0 |
46 |
0 |
0 |
T85 |
0 |
80 |
0 |
0 |
T134 |
0 |
78 |
0 |
0 |
T193 |
0 |
90 |
0 |
0 |
T196 |
0 |
123 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
7089 |
0 |
0 |
T1 |
35063 |
12 |
0 |
0 |
T2 |
13507 |
39 |
0 |
0 |
T3 |
1601 |
8 |
0 |
0 |
T4 |
425 |
3 |
0 |
0 |
T5 |
427 |
3 |
0 |
0 |
T6 |
41075 |
14 |
0 |
0 |
T24 |
716 |
3 |
0 |
0 |
T25 |
496 |
6 |
0 |
0 |
T26 |
759 |
3 |
0 |
0 |
T27 |
493 |
7 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
6350539 |
0 |
0 |
T1 |
35063 |
34582 |
0 |
0 |
T2 |
13507 |
6282 |
0 |
0 |
T3 |
1601 |
1201 |
0 |
0 |
T4 |
425 |
25 |
0 |
0 |
T5 |
427 |
27 |
0 |
0 |
T6 |
41075 |
36965 |
0 |
0 |
T24 |
716 |
316 |
0 |
0 |
T25 |
496 |
96 |
0 |
0 |
T26 |
759 |
359 |
0 |
0 |
T27 |
493 |
93 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7034196 |
18 |
0 |
0 |
T22 |
15707 |
0 |
0 |
0 |
T23 |
1101 |
0 |
0 |
0 |
T43 |
641 |
1 |
0 |
0 |
T60 |
562 |
0 |
0 |
0 |
T73 |
30117 |
0 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T134 |
0 |
2 |
0 |
0 |
T139 |
404 |
0 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
T210 |
522 |
0 |
0 |
0 |
T211 |
404 |
0 |
0 |
0 |
T212 |
526 |
0 |
0 |
0 |
T213 |
407 |
0 |
0 |
0 |
T220 |
0 |
1 |
0 |
0 |