Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T3,T9,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
228579 |
0 |
0 |
T1 |
9255945 |
18 |
0 |
0 |
T2 |
0 |
3 |
0 |
0 |
T4 |
2604280 |
3 |
0 |
0 |
T5 |
2221780 |
2 |
0 |
0 |
T6 |
19610120 |
2 |
0 |
0 |
T7 |
0 |
39 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T14 |
358122 |
0 |
0 |
0 |
T15 |
378050 |
32 |
0 |
0 |
T16 |
248150 |
0 |
0 |
0 |
T17 |
404692 |
0 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
14 |
0 |
0 |
T25 |
4252307 |
30 |
0 |
0 |
T26 |
440 |
0 |
0 |
0 |
T28 |
0 |
9 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
40 |
0 |
0 |
T39 |
1531100 |
0 |
0 |
0 |
T40 |
2429600 |
0 |
0 |
0 |
T41 |
2475120 |
0 |
0 |
0 |
T42 |
3097860 |
9 |
0 |
0 |
T43 |
3913260 |
0 |
0 |
0 |
T48 |
470996 |
0 |
0 |
0 |
T50 |
1539076 |
14 |
0 |
0 |
T51 |
1193664 |
14 |
0 |
0 |
T58 |
0 |
16 |
0 |
0 |
T59 |
0 |
12 |
0 |
0 |
T60 |
0 |
18 |
0 |
0 |
T61 |
0 |
14 |
0 |
0 |
T62 |
386826 |
0 |
0 |
0 |
T63 |
98780 |
0 |
0 |
0 |
T64 |
222316 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
231783 |
0 |
0 |
T1 |
9682324 |
18 |
0 |
0 |
T2 |
0 |
3 |
0 |
0 |
T4 |
2604280 |
3 |
0 |
0 |
T5 |
2221780 |
2 |
0 |
0 |
T6 |
19610120 |
2 |
0 |
0 |
T7 |
0 |
39 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T14 |
358122 |
0 |
0 |
0 |
T15 |
378050 |
32 |
0 |
0 |
T16 |
248150 |
0 |
0 |
0 |
T17 |
404692 |
0 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
14 |
0 |
0 |
T25 |
4413945 |
30 |
0 |
0 |
T26 |
105766 |
0 |
0 |
0 |
T28 |
0 |
9 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
40 |
0 |
0 |
T39 |
1531100 |
0 |
0 |
0 |
T40 |
2429600 |
0 |
0 |
0 |
T41 |
2475120 |
0 |
0 |
0 |
T42 |
3097860 |
9 |
0 |
0 |
T43 |
3913260 |
0 |
0 |
0 |
T48 |
470996 |
0 |
0 |
0 |
T50 |
1539076 |
14 |
0 |
0 |
T51 |
1193664 |
14 |
0 |
0 |
T58 |
0 |
16 |
0 |
0 |
T59 |
0 |
12 |
0 |
0 |
T60 |
0 |
18 |
0 |
0 |
T61 |
0 |
14 |
0 |
0 |
T62 |
386826 |
0 |
0 |
0 |
T63 |
98780 |
0 |
0 |
0 |
T64 |
222316 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T45,T46,T76 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T45,T46,T76 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1884 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
2 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
2 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1972 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
2 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
2 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T45,T46,T76 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T45,T46,T76 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1965 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
2 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
2 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1965 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
2 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
2 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T35 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
918 |
0 |
0 |
T3 |
1152 |
3 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
2 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1000 |
0 |
0 |
T3 |
220237 |
3 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
2 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T35 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
994 |
0 |
0 |
T3 |
220237 |
3 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
2 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
994 |
0 |
0 |
T3 |
1152 |
3 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
2 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T35 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
927 |
0 |
0 |
T3 |
1152 |
3 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
2 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1014 |
0 |
0 |
T3 |
220237 |
3 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
2 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T35 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1007 |
0 |
0 |
T3 |
220237 |
3 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
2 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1007 |
0 |
0 |
T3 |
1152 |
3 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
2 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T35 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
951 |
0 |
0 |
T3 |
1152 |
3 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
2 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1037 |
0 |
0 |
T3 |
220237 |
3 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
2 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T35 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1030 |
0 |
0 |
T3 |
220237 |
3 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
2 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1030 |
0 |
0 |
T3 |
1152 |
3 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
2 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
931 |
0 |
0 |
T3 |
1152 |
2 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
2 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1016 |
0 |
0 |
T3 |
220237 |
2 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
2 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1010 |
0 |
0 |
T3 |
220237 |
2 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
2 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1010 |
0 |
0 |
T3 |
1152 |
2 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
2 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T3,T9,T16 |
1 | 1 | Covered | T115,T133,T350 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T16 |
1 | 0 | Covered | T115,T133,T350 |
1 | 1 | Covered | T3,T9,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
505 |
0 |
0 |
T3 |
1152 |
1 |
0 |
0 |
T7 |
32416 |
0 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
1 |
0 |
0 |
T10 |
638 |
0 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
590 |
0 |
0 |
T3 |
220237 |
1 |
0 |
0 |
T7 |
421415 |
0 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
1 |
0 |
0 |
T10 |
68917 |
0 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T18,T250 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T18,T250 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1077 |
0 |
0 |
T1 |
17765 |
4 |
0 |
0 |
T2 |
7669 |
4 |
0 |
0 |
T3 |
1152 |
1 |
0 |
0 |
T7 |
32416 |
12 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
1 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T26 |
440 |
0 |
0 |
0 |
T27 |
411 |
0 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1182 |
0 |
0 |
T1 |
444144 |
4 |
0 |
0 |
T2 |
383466 |
4 |
0 |
0 |
T3 |
220237 |
1 |
0 |
0 |
T7 |
421415 |
12 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
1 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T26 |
105766 |
0 |
0 |
0 |
T27 |
22652 |
0 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T48,T15,T49 |
1 | 0 | Covered | T48,T15,T49 |
1 | 1 | Covered | T48,T15,T49 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T48,T15,T49 |
1 | 0 | Covered | T48,T15,T49 |
1 | 1 | Covered | T48,T15,T49 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
2686 |
0 |
0 |
T15 |
14678 |
40 |
0 |
0 |
T16 |
67283 |
0 |
0 |
0 |
T17 |
840 |
0 |
0 |
0 |
T18 |
11295 |
0 |
0 |
0 |
T48 |
490 |
20 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T62 |
402 |
0 |
0 |
0 |
T63 |
408 |
0 |
0 |
0 |
T64 |
503 |
0 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
425 |
0 |
0 |
0 |
T74 |
523 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
2767 |
0 |
0 |
T15 |
174347 |
40 |
0 |
0 |
T16 |
56792 |
0 |
0 |
0 |
T17 |
201506 |
0 |
0 |
0 |
T18 |
101658 |
0 |
0 |
0 |
T48 |
235008 |
20 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T62 |
193011 |
0 |
0 |
0 |
T63 |
48982 |
0 |
0 |
0 |
T64 |
110655 |
0 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
51038 |
0 |
0 |
0 |
T74 |
112544 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T48,T15,T49 |
1 | 0 | Covered | T48,T15,T49 |
1 | 1 | Covered | T48,T15,T49 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T48,T15,T49 |
1 | 0 | Covered | T48,T15,T49 |
1 | 1 | Covered | T48,T15,T49 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
2761 |
0 |
0 |
T15 |
174347 |
40 |
0 |
0 |
T16 |
56792 |
0 |
0 |
0 |
T17 |
201506 |
0 |
0 |
0 |
T18 |
101658 |
0 |
0 |
0 |
T48 |
235008 |
20 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T62 |
193011 |
0 |
0 |
0 |
T63 |
48982 |
0 |
0 |
0 |
T64 |
110655 |
0 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
51038 |
0 |
0 |
0 |
T74 |
112544 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
2761 |
0 |
0 |
T15 |
14678 |
40 |
0 |
0 |
T16 |
67283 |
0 |
0 |
0 |
T17 |
840 |
0 |
0 |
0 |
T18 |
11295 |
0 |
0 |
0 |
T48 |
490 |
20 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T62 |
402 |
0 |
0 |
0 |
T63 |
408 |
0 |
0 |
0 |
T64 |
503 |
0 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
425 |
0 |
0 |
0 |
T74 |
523 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T39,T40 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T6,T39,T40 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T39,T40 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T6,T39,T40 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
6220 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T6 |
1976 |
20 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
62 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T26 |
440 |
0 |
0 |
0 |
T27 |
411 |
0 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T39 |
524 |
20 |
0 |
0 |
T40 |
2405 |
20 |
0 |
0 |
T41 |
503 |
20 |
0 |
0 |
T42 |
11915 |
0 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
6308 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T6 |
978530 |
20 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
62 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T26 |
105766 |
0 |
0 |
0 |
T27 |
22652 |
0 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T39 |
76031 |
20 |
0 |
0 |
T40 |
119075 |
20 |
0 |
0 |
T41 |
123253 |
20 |
0 |
0 |
T42 |
142978 |
0 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T39,T40 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T6,T39,T40 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T39,T40 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T6,T39,T40 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
6300 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T6 |
978530 |
20 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
62 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T26 |
105766 |
0 |
0 |
0 |
T27 |
22652 |
0 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T39 |
76031 |
20 |
0 |
0 |
T40 |
119075 |
20 |
0 |
0 |
T41 |
123253 |
20 |
0 |
0 |
T42 |
142978 |
0 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
6300 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T6 |
1976 |
20 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
62 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T26 |
440 |
0 |
0 |
0 |
T27 |
411 |
0 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T39 |
524 |
20 |
0 |
0 |
T40 |
2405 |
20 |
0 |
0 |
T41 |
503 |
20 |
0 |
0 |
T42 |
11915 |
0 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T6,T39,T40 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7356 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
22 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T39 |
524 |
20 |
0 |
0 |
T40 |
2405 |
22 |
0 |
0 |
T41 |
503 |
20 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7444 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
22 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T39 |
76031 |
20 |
0 |
0 |
T40 |
119075 |
22 |
0 |
0 |
T41 |
123253 |
20 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T6,T39,T40 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7437 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
22 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T39 |
76031 |
20 |
0 |
0 |
T40 |
119075 |
22 |
0 |
0 |
T41 |
123253 |
20 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7437 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
22 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T39 |
524 |
20 |
0 |
0 |
T40 |
2405 |
22 |
0 |
0 |
T41 |
503 |
20 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T39,T40 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T6,T39,T40 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T39,T40 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T6,T39,T40 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
6147 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T6 |
1976 |
20 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
60 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T26 |
440 |
0 |
0 |
0 |
T27 |
411 |
0 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T39 |
524 |
20 |
0 |
0 |
T40 |
2405 |
20 |
0 |
0 |
T41 |
503 |
20 |
0 |
0 |
T42 |
11915 |
0 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
6235 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T6 |
978530 |
20 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
60 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T26 |
105766 |
0 |
0 |
0 |
T27 |
22652 |
0 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T39 |
76031 |
20 |
0 |
0 |
T40 |
119075 |
20 |
0 |
0 |
T41 |
123253 |
20 |
0 |
0 |
T42 |
142978 |
0 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T39,T40 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T6,T39,T40 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T39,T40 |
1 | 0 | Covered | T6,T39,T40 |
1 | 1 | Covered | T6,T39,T40 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
6227 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T6 |
978530 |
20 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
60 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T26 |
105766 |
0 |
0 |
0 |
T27 |
22652 |
0 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T39 |
76031 |
20 |
0 |
0 |
T40 |
119075 |
20 |
0 |
0 |
T41 |
123253 |
20 |
0 |
0 |
T42 |
142978 |
0 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
6227 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T6 |
1976 |
20 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
60 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T26 |
440 |
0 |
0 |
0 |
T27 |
411 |
0 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T39 |
524 |
20 |
0 |
0 |
T40 |
2405 |
20 |
0 |
0 |
T41 |
503 |
20 |
0 |
0 |
T42 |
11915 |
0 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T10,T12 |
1 | 0 | Covered | T8,T10,T12 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T10,T12 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T8,T10,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
918 |
0 |
0 |
T8 |
580 |
1 |
0 |
0 |
T9 |
685 |
0 |
0 |
0 |
T10 |
638 |
1 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T32 |
5122 |
0 |
0 |
0 |
T33 |
877 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1004 |
0 |
0 |
T8 |
108443 |
1 |
0 |
0 |
T9 |
220673 |
0 |
0 |
0 |
T10 |
68917 |
1 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T32 |
614727 |
0 |
0 |
0 |
T33 |
57054 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T10,T12 |
1 | 0 | Covered | T8,T10,T12 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T10,T12 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T8,T10,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
999 |
0 |
0 |
T8 |
108443 |
1 |
0 |
0 |
T9 |
220673 |
0 |
0 |
0 |
T10 |
68917 |
1 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T32 |
614727 |
0 |
0 |
0 |
T33 |
57054 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
999 |
0 |
0 |
T8 |
580 |
1 |
0 |
0 |
T9 |
685 |
0 |
0 |
0 |
T10 |
638 |
1 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T32 |
5122 |
0 |
0 |
0 |
T33 |
877 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1893 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1979 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1972 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1972 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T50,T51,T15 |
1 | 0 | Covered | T50,T51,T15 |
1 | 1 | Covered | T50,T51,T15 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T50,T51,T15 |
1 | 0 | Covered | T50,T51,T15 |
1 | 1 | Covered | T50,T51,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1261 |
0 |
0 |
T14 |
3545 |
0 |
0 |
0 |
T15 |
14678 |
10 |
0 |
0 |
T16 |
67283 |
0 |
0 |
0 |
T17 |
840 |
0 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T34 |
0 |
12 |
0 |
0 |
T48 |
490 |
0 |
0 |
0 |
T50 |
59196 |
4 |
0 |
0 |
T51 |
49736 |
4 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
6 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
402 |
0 |
0 |
0 |
T63 |
408 |
0 |
0 |
0 |
T64 |
503 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1344 |
0 |
0 |
T14 |
175516 |
0 |
0 |
0 |
T15 |
174347 |
10 |
0 |
0 |
T16 |
56792 |
0 |
0 |
0 |
T17 |
201506 |
0 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T34 |
0 |
12 |
0 |
0 |
T48 |
235008 |
0 |
0 |
0 |
T50 |
710342 |
4 |
0 |
0 |
T51 |
547096 |
4 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
6 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
193011 |
0 |
0 |
0 |
T63 |
48982 |
0 |
0 |
0 |
T64 |
110655 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T50,T51,T15 |
1 | 0 | Covered | T50,T51,T15 |
1 | 1 | Covered | T50,T51,T15 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T50,T51,T15 |
1 | 0 | Covered | T50,T51,T15 |
1 | 1 | Covered | T50,T51,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1338 |
0 |
0 |
T14 |
175516 |
0 |
0 |
0 |
T15 |
174347 |
10 |
0 |
0 |
T16 |
56792 |
0 |
0 |
0 |
T17 |
201506 |
0 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T34 |
0 |
12 |
0 |
0 |
T48 |
235008 |
0 |
0 |
0 |
T50 |
710342 |
4 |
0 |
0 |
T51 |
547096 |
4 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
6 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
193011 |
0 |
0 |
0 |
T63 |
48982 |
0 |
0 |
0 |
T64 |
110655 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1338 |
0 |
0 |
T14 |
3545 |
0 |
0 |
0 |
T15 |
14678 |
10 |
0 |
0 |
T16 |
67283 |
0 |
0 |
0 |
T17 |
840 |
0 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T34 |
0 |
12 |
0 |
0 |
T48 |
490 |
0 |
0 |
0 |
T50 |
59196 |
4 |
0 |
0 |
T51 |
49736 |
4 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
6 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
402 |
0 |
0 |
0 |
T63 |
408 |
0 |
0 |
0 |
T64 |
503 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T50,T51,T15 |
1 | 0 | Covered | T50,T51,T15 |
1 | 1 | Covered | T50,T51,T15 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T50,T51,T15 |
1 | 0 | Covered | T50,T51,T15 |
1 | 1 | Covered | T50,T51,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1088 |
0 |
0 |
T14 |
3545 |
0 |
0 |
0 |
T15 |
14678 |
6 |
0 |
0 |
T16 |
67283 |
0 |
0 |
0 |
T17 |
840 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T48 |
490 |
0 |
0 |
0 |
T50 |
59196 |
3 |
0 |
0 |
T51 |
49736 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
402 |
0 |
0 |
0 |
T63 |
408 |
0 |
0 |
0 |
T64 |
503 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1174 |
0 |
0 |
T14 |
175516 |
0 |
0 |
0 |
T15 |
174347 |
6 |
0 |
0 |
T16 |
56792 |
0 |
0 |
0 |
T17 |
201506 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T48 |
235008 |
0 |
0 |
0 |
T50 |
710342 |
3 |
0 |
0 |
T51 |
547096 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
193011 |
0 |
0 |
0 |
T63 |
48982 |
0 |
0 |
0 |
T64 |
110655 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T50,T51,T15 |
1 | 0 | Covered | T50,T51,T15 |
1 | 1 | Covered | T50,T51,T15 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T50,T51,T15 |
1 | 0 | Covered | T50,T51,T15 |
1 | 1 | Covered | T50,T51,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1166 |
0 |
0 |
T14 |
175516 |
0 |
0 |
0 |
T15 |
174347 |
6 |
0 |
0 |
T16 |
56792 |
0 |
0 |
0 |
T17 |
201506 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T48 |
235008 |
0 |
0 |
0 |
T50 |
710342 |
3 |
0 |
0 |
T51 |
547096 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
193011 |
0 |
0 |
0 |
T63 |
48982 |
0 |
0 |
0 |
T64 |
110655 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1166 |
0 |
0 |
T14 |
3545 |
0 |
0 |
0 |
T15 |
14678 |
6 |
0 |
0 |
T16 |
67283 |
0 |
0 |
0 |
T17 |
840 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T48 |
490 |
0 |
0 |
0 |
T50 |
59196 |
3 |
0 |
0 |
T51 |
49736 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
402 |
0 |
0 |
0 |
T63 |
408 |
0 |
0 |
0 |
T64 |
503 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T4,T5,T42 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T5,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
6994 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
66 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7083 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
66 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T4,T5,T42 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T5,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7078 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
66 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7078 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
66 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7199 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T18 |
0 |
60 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
59 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
68 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7288 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T18 |
0 |
60 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
59 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
68 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7284 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T18 |
0 |
60 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
59 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
68 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7284 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T18 |
0 |
60 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
59 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
68 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7078 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
51 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T18 |
0 |
79 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
68 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7170 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
51 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T18 |
0 |
79 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
68 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7165 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
51 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T18 |
0 |
79 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
68 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7165 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
51 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T18 |
0 |
79 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
68 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7127 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
51 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T13 |
0 |
86 |
0 |
0 |
T18 |
0 |
71 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
58 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
73 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7217 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
51 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T13 |
0 |
86 |
0 |
0 |
T18 |
0 |
71 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
58 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
73 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7211 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
51 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T13 |
0 |
86 |
0 |
0 |
T18 |
0 |
71 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
58 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
73 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7211 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
51 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T13 |
0 |
86 |
0 |
0 |
T18 |
0 |
71 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
58 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
73 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T4,T5,T42 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T5,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1209 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1297 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T4,T5,T42 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T5,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1290 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1290 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1221 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1306 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1299 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1299 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1231 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1317 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1311 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1311 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1214 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1300 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T2 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1293 |
0 |
0 |
T1 |
444144 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1293 |
0 |
0 |
T1 |
17765 |
0 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7622 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
1 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
66 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7711 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
1 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
66 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7705 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
1 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
66 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7705 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
1 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
66 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7746 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
59 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
68 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7828 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
59 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
68 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7820 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
59 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
68 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7820 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
59 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
68 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7648 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
51 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
68 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7739 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
51 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
68 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7733 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
51 |
0 |
0 |
T4 |
124295 |
74 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
68 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7733 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
51 |
0 |
0 |
T4 |
5919 |
74 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
68 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7714 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
51 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
58 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
73 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7802 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
51 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
58 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
73 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T4,T42,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T2 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
7798 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
124295 |
51 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
58 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
73 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
7798 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
66 |
0 |
0 |
T4 |
5919 |
51 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
86 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
58 |
0 |
0 |
T32 |
0 |
51 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
73 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1826 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1909 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1902 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1902 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1766 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1852 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1846 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1846 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1752 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1835 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1829 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1829 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1749 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1835 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1830 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1830 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1806 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1888 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1881 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
1 |
0 |
0 |
T6 |
978530 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1881 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
1 |
0 |
0 |
T6 |
1976 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1742 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1829 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1821 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1821 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1761 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1845 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1838 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1838 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1755 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1836 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T4,T42,T1 |
1 | 1 | Covered | T84,T85,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T42,T1 |
1 | 0 | Covered | T84,T85,T45 |
1 | 1 | Covered | T4,T42,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1829 |
0 |
0 |
T1 |
444144 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
124295 |
1 |
0 |
0 |
T5 |
110629 |
0 |
0 |
0 |
T6 |
978530 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
186505 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
76031 |
0 |
0 |
0 |
T40 |
119075 |
0 |
0 |
0 |
T41 |
123253 |
0 |
0 |
0 |
T42 |
142978 |
3 |
0 |
0 |
T43 |
195261 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1829 |
0 |
0 |
T1 |
17765 |
6 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T4 |
5919 |
1 |
0 |
0 |
T5 |
460 |
0 |
0 |
0 |
T6 |
1976 |
0 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T25 |
24867 |
10 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T39 |
524 |
0 |
0 |
0 |
T40 |
2405 |
0 |
0 |
0 |
T41 |
503 |
0 |
0 |
0 |
T42 |
11915 |
3 |
0 |
0 |
T43 |
402 |
0 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T2,T18,T250 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T2,T18,T250 |
1 | 1 | Covered | T1,T2,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
1039 |
0 |
0 |
T1 |
17765 |
4 |
0 |
0 |
T2 |
7669 |
4 |
0 |
0 |
T3 |
1152 |
0 |
0 |
0 |
T7 |
32416 |
12 |
0 |
0 |
T8 |
580 |
0 |
0 |
0 |
T9 |
685 |
0 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T25 |
24867 |
0 |
0 |
0 |
T26 |
440 |
0 |
0 |
0 |
T27 |
411 |
0 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1126 |
0 |
0 |
T1 |
444144 |
4 |
0 |
0 |
T2 |
383466 |
4 |
0 |
0 |
T3 |
220237 |
0 |
0 |
0 |
T7 |
421415 |
12 |
0 |
0 |
T8 |
108443 |
0 |
0 |
0 |
T9 |
220673 |
0 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T25 |
186505 |
0 |
0 |
0 |
T26 |
105766 |
0 |
0 |
0 |
T27 |
22652 |
0 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T10,T12 |
1 | 0 | Covered | T8,T10,T12 |
1 | 1 | Covered | T10,T12,T15 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T10,T12 |
1 | 0 | Covered | T10,T12,T15 |
1 | 1 | Covered | T8,T10,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
649 |
0 |
0 |
T8 |
580 |
1 |
0 |
0 |
T9 |
685 |
0 |
0 |
0 |
T10 |
638 |
3 |
0 |
0 |
T11 |
46616 |
0 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T28 |
11874 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
506 |
0 |
0 |
0 |
T31 |
406 |
0 |
0 |
0 |
T32 |
5122 |
0 |
0 |
0 |
T33 |
877 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
735 |
0 |
0 |
T8 |
108443 |
1 |
0 |
0 |
T9 |
220673 |
0 |
0 |
0 |
T10 |
68917 |
3 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T32 |
614727 |
0 |
0 |
0 |
T33 |
57054 |
0 |
0 |
0 |