Summary for Variable cp_h2l_pwrb
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h2l_pwrb
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
886 |
1 |
|
|
T7 |
5 |
|
T52 |
2 |
|
T71 |
1 |
auto[1] |
758 |
1 |
|
|
T5 |
2 |
|
T7 |
2 |
|
T51 |
4 |
Summary for Variable cp_h_ac_present
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h_ac_present
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
990 |
1 |
|
|
T5 |
2 |
|
T7 |
3 |
|
T51 |
1 |
auto[1] |
654 |
1 |
|
|
T7 |
4 |
|
T51 |
3 |
|
T52 |
2 |
Summary for Variable cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_interrupt_gen
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1602 |
1 |
|
|
T5 |
2 |
|
T7 |
7 |
|
T51 |
4 |
auto[1] |
42 |
1 |
|
|
T16 |
1 |
|
T17 |
1 |
|
T23 |
1 |
Summary for Variable cp_l2h_lid_open
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_l2h_lid_open
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
993 |
1 |
|
|
T5 |
2 |
|
T51 |
1 |
|
T49 |
2 |
auto[1] |
651 |
1 |
|
|
T7 |
7 |
|
T51 |
3 |
|
T52 |
2 |
Summary for Variable cp_wakeup_sts
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_wakeup_sts
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1575 |
1 |
|
|
T5 |
2 |
|
T7 |
7 |
|
T51 |
4 |
auto[1] |
69 |
1 |
|
|
T16 |
1 |
|
T17 |
1 |
|
T23 |
1 |
Summary for Cross cross_wkup_sts
Samples crossed: cp_wakeup_sts cp_h2l_pwrb cp_l2h_lid_open cp_h_ac_present cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
23 |
14 |
9 |
39.13 |
14 |
Automatically Generated Cross Bins |
23 |
14 |
9 |
39.13 |
14 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for cross_wkup_sts
Element holes
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[0]] |
* |
* |
* |
-- |
-- |
8 |
|
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[1]] |
* |
-- |
-- |
2 |
|
[auto[1]] |
[auto[1]] |
[auto[1]] |
* |
* |
-- |
-- |
4 |
|
Covered bins
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
397 |
1 |
|
|
T17 |
9 |
|
T18 |
3 |
|
T20 |
1 |
auto[0] |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
161 |
1 |
|
|
T52 |
1 |
|
T17 |
5 |
|
T18 |
4 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
153 |
1 |
|
|
T7 |
3 |
|
T52 |
1 |
|
T71 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
170 |
1 |
|
|
T7 |
2 |
|
T17 |
9 |
|
T64 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
auto[0] |
207 |
1 |
|
|
T5 |
2 |
|
T49 |
2 |
|
T50 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
156 |
1 |
|
|
T51 |
1 |
|
T17 |
6 |
|
T18 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
auto[0] |
160 |
1 |
|
|
T51 |
1 |
|
T53 |
2 |
|
T17 |
5 |
auto[0] |
auto[1] |
auto[1] |
auto[1] |
auto[0] |
162 |
1 |
|
|
T7 |
2 |
|
T51 |
2 |
|
T52 |
1 |
auto[1] |
auto[1] |
auto[0] |
auto[0] |
auto[1] |
33 |
1 |
|
|
T16 |
1 |
|
T17 |
1 |
|
T23 |
1 |
User Defined Cross Bins for cross_wkup_sts
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid0 |
0 |
Excluded |
invalid1 |
0 |
Excluded |