Summary for Variable cp_h2l_pwrb
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h2l_pwrb
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
877 |
1 |
|
|
T1 |
5 |
|
T19 |
1 |
|
T28 |
2 |
auto[1] |
794 |
1 |
|
|
T1 |
5 |
|
T28 |
2 |
|
T29 |
1 |
Summary for Variable cp_h_ac_present
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h_ac_present
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
991 |
1 |
|
|
T1 |
5 |
|
T28 |
3 |
|
T29 |
2 |
auto[1] |
680 |
1 |
|
|
T1 |
5 |
|
T19 |
1 |
|
T28 |
1 |
Summary for Variable cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
1 |
1 |
50.00 |
Automatically Generated Bins for cp_interrupt_gen
Uncovered bins
NAME | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
0 |
1 |
1 |
|
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1671 |
1 |
|
|
T1 |
10 |
|
T19 |
1 |
|
T28 |
4 |
Summary for Variable cp_l2h_lid_open
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_l2h_lid_open
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
994 |
1 |
|
|
T1 |
5 |
|
T28 |
3 |
|
T29 |
2 |
auto[1] |
677 |
1 |
|
|
T1 |
5 |
|
T19 |
1 |
|
T28 |
1 |
Summary for Variable cp_wakeup_sts
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_wakeup_sts
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1601 |
1 |
|
|
T1 |
10 |
|
T19 |
1 |
|
T28 |
4 |
auto[1] |
70 |
1 |
|
|
T25 |
1 |
|
T26 |
1 |
|
T27 |
2 |
Summary for Cross cross_wkup_sts
Samples crossed: cp_wakeup_sts cp_h2l_pwrb cp_l2h_lid_open cp_h_ac_present cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
23 |
15 |
8 |
34.78 |
15 |
Automatically Generated Cross Bins |
23 |
15 |
8 |
34.78 |
15 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for cross_wkup_sts
Element holes
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[0]] |
* |
* |
* |
-- |
-- |
8 |
|
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[1]] |
* |
-- |
-- |
2 |
|
[auto[1]] |
[auto[1]] |
[auto[1]] |
* |
* |
-- |
-- |
4 |
|
Uncovered bins
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[0]] |
[auto[1]] |
0 |
1 |
1 |
|
Covered bins
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
378 |
1 |
|
|
T1 |
1 |
|
T29 |
1 |
|
T30 |
1 |
auto[0] |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
156 |
1 |
|
|
T1 |
2 |
|
T28 |
1 |
|
T61 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
159 |
1 |
|
|
T1 |
1 |
|
T28 |
1 |
|
T43 |
2 |
auto[0] |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
184 |
1 |
|
|
T1 |
1 |
|
T19 |
1 |
|
T29 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
auto[0] |
230 |
1 |
|
|
T1 |
1 |
|
T28 |
2 |
|
T29 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
160 |
1 |
|
|
T1 |
1 |
|
T61 |
2 |
|
T69 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
auto[0] |
154 |
1 |
|
|
T1 |
2 |
|
T30 |
2 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[1] |
auto[0] |
180 |
1 |
|
|
T1 |
1 |
|
T61 |
1 |
|
T67 |
1 |
User Defined Cross Bins for cross_wkup_sts
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid0 |
0 |
Excluded |
invalid1 |
0 |
Excluded |