dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.61 97.83 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.61 97.83 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.64 95.65 90.48 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.64 95.65 90.48 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.64 95.65 90.48 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.64 95.65 90.48 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464597.83
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323196.88
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT5,T6,T13

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT5,T6,T13
11CoveredT5,T6,T13

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT2,T12,T35

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT2,T12,T35

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT2,T12,T35

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T12,T35
10CoveredT5,T6,T13
11CoveredT2,T12,T35

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT2,T12,T37
01CoveredT35,T233
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT2,T12,T37
01CoveredT12,T37,T155
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT2,T12,T37
1-CoveredT12,T37,T155

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T2,T12,T35
DetectSt 168 Covered T2,T12,T35
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T2,T12,T37


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T2,T12,T35
DebounceSt->IdleSt 163 Covered T78
DetectSt->IdleSt 186 Covered T35,T233
DetectSt->StableSt 191 Covered T2,T12,T37
IdleSt->DebounceSt 148 Covered T2,T12,T35
StableSt->IdleSt 206 Covered T12,T37,T155



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T2,T12,T35
0 1 Covered T2,T12,T35
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T2,T12,T35
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T2,T12,T35
IdleSt 0 - - - - - - Covered T5,T6,T13
DebounceSt - 1 - - - - - Covered T78
DebounceSt - 0 1 1 - - - Covered T2,T12,T35
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T2,T12,T35
DetectSt - - - - 1 - - Covered T35,T233
DetectSt - - - - 0 1 - Covered T2,T12,T37
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T12,T37,T155
StableSt - - - - - - 0 Covered T2,T12,T37
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7712811 121 0 0
CntIncr_A 7712811 5619 0 0
CntNoWrap_A 7712811 7041883 0 0
DetectStDropOut_A 7712811 2 0 0
DetectedOut_A 7712811 9344 0 0
DetectedPulseOut_A 7712811 58 0 0
DisabledIdleSt_A 7712811 6912329 0 0
DisabledNoDetection_A 7712811 6914687 0 0
EnterDebounceSt_A 7712811 61 0 0
EnterDetectSt_A 7712811 60 0 0
EnterStableSt_A 7712811 58 0 0
PulseIsPulse_A 7712811 58 0 0
StayInStableSt 7712811 9263 0 0
gen_high_level_sva.HighLevelEvent_A 7712811 7044416 0 0
gen_not_sticky_sva.StableStDropOut_A 7712811 34 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 121 0 0
T2 516 2 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 4 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 2 0 0
T37 0 4 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T78 0 1 0 0
T155 0 2 0 0
T157 0 4 0 0
T158 0 6 0 0
T219 0 2 0 0
T227 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 5619 0 0
T2 516 32 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 118 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 64 0 0
T37 0 196 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T78 0 19 0 0
T155 0 96 0 0
T157 0 116 0 0
T158 0 211 0 0
T219 0 33 0 0
T227 0 16 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7041883 0 0
T1 1212 811 0 0
T2 516 113 0 0
T3 499 98 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 2 0 0
T35 17173 1 0 0
T37 21795 0 0 0
T40 894 0 0 0
T44 21769 0 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0
T233 0 1 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 9344 0 0
T2 516 74 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 85 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T37 0 406 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T153 0 100 0 0
T155 0 138 0 0
T157 0 83 0 0
T158 0 553 0 0
T219 0 59 0 0
T227 0 63 0 0
T234 0 50 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 58 0 0
T2 516 1 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T37 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T153 0 2 0 0
T155 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T219 0 1 0 0
T227 0 1 0 0
T234 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6912329 0 0
T1 1212 811 0 0
T2 516 3 0 0
T3 499 98 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6914687 0 0
T1 1212 812 0 0
T2 516 3 0 0
T3 499 99 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 61 0 0
T2 516 1 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 1 0 0
T37 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T78 0 1 0 0
T155 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T219 0 1 0 0
T227 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 60 0 0
T2 516 1 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 1 0 0
T37 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T153 0 2 0 0
T155 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T219 0 1 0 0
T227 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 58 0 0
T2 516 1 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T37 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T153 0 2 0 0
T155 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T219 0 1 0 0
T227 0 1 0 0
T234 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 58 0 0
T2 516 1 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T37 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T153 0 2 0 0
T155 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T219 0 1 0 0
T227 0 1 0 0
T234 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 9263 0 0
T2 516 72 0 0
T3 499 0 0 0
T4 1063 0 0 0
T12 0 82 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T37 0 403 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T153 0 98 0 0
T155 0 137 0 0
T157 0 80 0 0
T158 0 549 0 0
T219 0 58 0 0
T227 0 61 0 0
T234 0 47 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7044416 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 99 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 34 0 0
T12 784 1 0 0
T27 11718 0 0 0
T32 504 0 0 0
T33 4996 0 0 0
T37 0 1 0 0
T41 8348 0 0 0
T42 749 0 0 0
T59 513 0 0 0
T65 501 0 0 0
T66 493 0 0 0
T125 0 1 0 0
T153 0 2 0 0
T155 0 1 0 0
T157 0 1 0 0
T158 0 2 0 0
T160 0 1 0 0
T212 403 0 0 0
T219 0 1 0 0
T234 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT5,T6,T13
1CoveredT1,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T6,T13
10CoveredT1,T5,T6
11CoveredT1,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT4,T11,T12

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT4,T11,T12

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT4,T11,T12

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT5,T6,T13
11CoveredT4,T11,T12

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT4,T11,T12
01CoveredT190,T193
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT4,T11,T12
01CoveredT11,T12,T37
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT4,T11,T12
1-CoveredT11,T12,T37

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T4,T11,T12
DetectSt 168 Covered T4,T11,T12
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T4,T11,T12


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T4,T11,T12
DebounceSt->IdleSt 163 Covered T78,T235,T236
DetectSt->IdleSt 186 Covered T190,T193
DetectSt->StableSt 191 Covered T4,T11,T12
IdleSt->DebounceSt 148 Covered T4,T11,T12
StableSt->IdleSt 206 Covered T11,T12,T35



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T4,T11,T12
0 1 Covered T4,T11,T12
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T4,T11,T12
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T4,T11,T12
IdleSt 0 - - - - - - Covered T1,T5,T6
DebounceSt - 1 - - - - - Covered T78
DebounceSt - 0 1 1 - - - Covered T4,T11,T12
DebounceSt - 0 1 0 - - - Covered T235
DebounceSt - 0 0 - - - - Covered T4,T11,T12
DetectSt - - - - 1 - - Covered T190,T193
DetectSt - - - - 0 1 - Covered T4,T11,T12
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T11,T12,T37
StableSt - - - - - - 0 Covered T4,T11,T12
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7712811 72 0 0
CntIncr_A 7712811 1982 0 0
CntNoWrap_A 7712811 7041932 0 0
DetectStDropOut_A 7712811 2 0 0
DetectedOut_A 7712811 2970 0 0
DetectedPulseOut_A 7712811 33 0 0
DisabledIdleSt_A 7712811 6933149 0 0
DisabledNoDetection_A 7712811 6935500 0 0
EnterDebounceSt_A 7712811 38 0 0
EnterDetectSt_A 7712811 35 0 0
EnterStableSt_A 7712811 33 0 0
PulseIsPulse_A 7712811 33 0 0
StayInStableSt 7712811 2917 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7712811 6347 0 0
gen_low_level_sva.LowLevelEvent_A 7712811 7044416 0 0
gen_not_sticky_sva.StableStDropOut_A 7712811 12 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 72 0 0
T4 1063 2 0 0
T11 0 2 0 0
T12 0 2 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 2 0 0
T37 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T78 0 1 0 0
T86 0 2 0 0
T154 0 2 0 0
T158 0 8 0 0
T234 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 1982 0 0
T4 1063 87 0 0
T11 0 44 0 0
T12 0 59 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 64 0 0
T37 0 98 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T78 0 18 0 0
T86 0 16 0 0
T154 0 46 0 0
T158 0 298 0 0
T234 0 53 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7041932 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 98 0 0
T4 1063 660 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 2 0 0
T151 619 0 0 0
T190 8928 1 0 0
T193 0 1 0 0
T237 425 0 0 0
T238 11677 0 0 0
T239 482 0 0 0
T240 408 0 0 0
T241 19412 0 0 0
T242 14296 0 0 0
T243 441 0 0 0
T244 495 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 2970 0 0
T4 1063 311 0 0
T11 0 229 0 0
T12 0 50 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 38 0 0
T37 0 187 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T86 0 39 0 0
T154 0 40 0 0
T158 0 220 0 0
T234 0 131 0 0
T245 0 44 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 33 0 0
T4 1063 1 0 0
T11 0 1 0 0
T12 0 1 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T86 0 1 0 0
T154 0 1 0 0
T158 0 4 0 0
T234 0 1 0 0
T245 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6933149 0 0
T1 1212 811 0 0
T2 516 3 0 0
T3 499 4 0 0
T4 1063 4 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6935500 0 0
T1 1212 812 0 0
T2 516 3 0 0
T3 499 4 0 0
T4 1063 4 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 38 0 0
T4 1063 1 0 0
T11 0 1 0 0
T12 0 1 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T78 0 1 0 0
T86 0 1 0 0
T154 0 1 0 0
T158 0 4 0 0
T234 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 35 0 0
T4 1063 1 0 0
T11 0 1 0 0
T12 0 1 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T86 0 1 0 0
T154 0 1 0 0
T158 0 4 0 0
T234 0 1 0 0
T245 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 33 0 0
T4 1063 1 0 0
T11 0 1 0 0
T12 0 1 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T86 0 1 0 0
T154 0 1 0 0
T158 0 4 0 0
T234 0 1 0 0
T245 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 33 0 0
T4 1063 1 0 0
T11 0 1 0 0
T12 0 1 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T86 0 1 0 0
T154 0 1 0 0
T158 0 4 0 0
T234 0 1 0 0
T245 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 2917 0 0
T4 1063 309 0 0
T11 0 228 0 0
T12 0 49 0 0
T16 507 0 0 0
T22 2248 0 0 0
T23 1885 0 0 0
T35 0 36 0 0
T37 0 186 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T53 403 0 0 0
T54 427 0 0 0
T86 0 37 0 0
T154 0 38 0 0
T158 0 215 0 0
T234 0 130 0 0
T245 0 42 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6347 0 0
T2 516 0 0 0
T3 499 0 0 0
T4 1063 1 0 0
T5 502 6 0 0
T6 422 3 0 0
T13 494 5 0 0
T14 498 8 0 0
T15 764 0 0 0
T16 507 2 0 0
T23 0 13 0 0
T49 404 0 0 0
T50 0 5 0 0
T51 0 3 0 0
T52 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7044416 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 99 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 12 0 0
T11 824 1 0 0
T12 784 1 0 0
T24 705 0 0 0
T25 654 0 0 0
T32 504 0 0 0
T37 0 1 0 0
T41 8348 0 0 0
T55 799 0 0 0
T56 501 0 0 0
T57 441 0 0 0
T87 0 1 0 0
T158 0 3 0 0
T192 0 2 0 0
T195 0 1 0 0
T212 403 0 0 0
T234 0 1 0 0
T246 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT5,T6,T13

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT5,T6,T13
11CoveredT5,T6,T13

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T11,T35

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT3,T11,T35

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T11,T35

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T11,T35
10CoveredT5,T6,T13
11CoveredT3,T11,T35

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T11,T35
01CoveredT177
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T11,T35
01CoveredT3,T11,T35
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T11,T35
1-CoveredT3,T11,T35

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T11,T35
DetectSt 168 Covered T3,T11,T35
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T3,T11,T35


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T11,T35
DebounceSt->IdleSt 163 Covered T78,T174,T247
DetectSt->IdleSt 186 Covered T177
DetectSt->StableSt 191 Covered T3,T11,T35
IdleSt->DebounceSt 148 Covered T3,T11,T35
StableSt->IdleSt 206 Covered T3,T11,T35



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T11,T35
0 1 Covered T3,T11,T35
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T11,T35
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T11,T35
IdleSt 0 - - - - - - Covered T5,T6,T13
DebounceSt - 1 - - - - - Covered T78
DebounceSt - 0 1 1 - - - Covered T3,T11,T35
DebounceSt - 0 1 0 - - - Covered T174,T247,T248
DebounceSt - 0 0 - - - - Covered T3,T11,T35
DetectSt - - - - 1 - - Covered T177
DetectSt - - - - 0 1 - Covered T3,T11,T35
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T3,T11,T35
StableSt - - - - - - 0 Covered T3,T11,T35
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7712811 148 0 0
CntIncr_A 7712811 114182 0 0
CntNoWrap_A 7712811 7041856 0 0
DetectStDropOut_A 7712811 1 0 0
DetectedOut_A 7712811 118072 0 0
DetectedPulseOut_A 7712811 71 0 0
DisabledIdleSt_A 7712811 6615785 0 0
DisabledNoDetection_A 7712811 6618137 0 0
EnterDebounceSt_A 7712811 76 0 0
EnterDetectSt_A 7712811 72 0 0
EnterStableSt_A 7712811 71 0 0
PulseIsPulse_A 7712811 71 0 0
StayInStableSt 7712811 117974 0 0
gen_high_level_sva.HighLevelEvent_A 7712811 7044416 0 0
gen_not_sticky_sva.StableStDropOut_A 7712811 43 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 148 0 0
T3 499 2 0 0
T4 1063 0 0 0
T11 0 4 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 6 0 0
T37 0 6 0 0
T38 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 2 0 0
T136 0 2 0 0
T155 0 4 0 0
T178 0 2 0 0
T196 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 114182 0 0
T3 499 20 0 0
T4 1063 0 0 0
T11 0 88 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 130 0 0
T37 0 294 0 0
T38 0 28228 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 77 0 0
T136 0 18 0 0
T155 0 192 0 0
T178 0 87 0 0
T196 0 53 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7041856 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 96 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 1 0 0
T177 12257 1 0 0
T249 450 0 0 0
T250 515 0 0 0
T251 8405 0 0 0
T252 702 0 0 0
T253 7715 0 0 0
T254 5566 0 0 0
T255 11590 0 0 0
T256 540 0 0 0
T257 5376 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 118072 0 0
T3 499 4 0 0
T4 1063 0 0 0
T11 0 137 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 221 0 0
T37 0 300 0 0
T38 0 35955 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 39 0 0
T136 0 69 0 0
T155 0 138 0 0
T178 0 148 0 0
T196 0 307 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 71 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 3 0 0
T37 0 3 0 0
T38 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 1 0 0
T136 0 1 0 0
T155 0 2 0 0
T178 0 1 0 0
T196 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6615785 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 4 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6618137 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 4 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 76 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 3 0 0
T37 0 3 0 0
T38 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 1 0 0
T136 0 1 0 0
T155 0 2 0 0
T178 0 1 0 0
T196 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 72 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 3 0 0
T37 0 3 0 0
T38 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 1 0 0
T136 0 1 0 0
T155 0 2 0 0
T178 0 1 0 0
T196 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 71 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 3 0 0
T37 0 3 0 0
T38 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 1 0 0
T136 0 1 0 0
T155 0 2 0 0
T178 0 1 0 0
T196 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 71 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 3 0 0
T37 0 3 0 0
T38 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 1 0 0
T136 0 1 0 0
T155 0 2 0 0
T178 0 1 0 0
T196 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 117974 0 0
T3 499 3 0 0
T4 1063 0 0 0
T11 0 135 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 217 0 0
T37 0 296 0 0
T38 0 35954 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 38 0 0
T136 0 67 0 0
T155 0 135 0 0
T178 0 146 0 0
T196 0 306 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7044416 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 99 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 43 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T35 0 2 0 0
T37 0 2 0 0
T38 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T110 0 1 0 0
T155 0 1 0 0
T157 0 1 0 0
T158 0 3 0 0
T196 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT5,T6,T13
1CoveredT1,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T6,T13
10CoveredT1,T5,T6
11CoveredT1,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T11,T40

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT3,T11,T40

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T11,T40

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T4,T11
10CoveredT5,T6,T13
11CoveredT3,T11,T40

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T11,T40
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T11,T40
01CoveredT86,T234,T159
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T11,T40
1-CoveredT86,T234,T159

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T11,T40
DetectSt 168 Covered T3,T11,T40
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T3,T11,T40


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T11,T40
DebounceSt->IdleSt 163 Covered T11,T78,T236
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T3,T11,T40
IdleSt->DebounceSt 148 Covered T3,T11,T40
StableSt->IdleSt 206 Covered T86,T158,T234



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T11,T40
0 1 Covered T3,T11,T40
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T11,T40
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T11,T40
IdleSt 0 - - - - - - Covered T1,T5,T6
DebounceSt - 1 - - - - - Covered T78
DebounceSt - 0 1 1 - - - Covered T3,T11,T40
DebounceSt - 0 1 0 - - - Covered T11
DebounceSt - 0 0 - - - - Covered T3,T11,T40
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T3,T11,T40
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T86,T234,T159
StableSt - - - - - - 0 Covered T3,T11,T40
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7712811 66 0 0
CntIncr_A 7712811 32476 0 0
CntNoWrap_A 7712811 7041938 0 0
DetectStDropOut_A 7712811 0 0 0
DetectedOut_A 7712811 41954 0 0
DetectedPulseOut_A 7712811 32 0 0
DisabledIdleSt_A 7712811 6793062 0 0
DisabledNoDetection_A 7712811 6795422 0 0
EnterDebounceSt_A 7712811 35 0 0
EnterDetectSt_A 7712811 32 0 0
EnterStableSt_A 7712811 32 0 0
PulseIsPulse_A 7712811 32 0 0
StayInStableSt 7712811 41903 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7712811 6336 0 0
gen_low_level_sva.LowLevelEvent_A 7712811 7044416 0 0
gen_not_sticky_sva.StableStDropOut_A 7712811 12 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 66 0 0
T3 499 2 0 0
T4 1063 0 0 0
T11 0 3 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 2 0 0
T40 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T78 0 1 0 0
T86 0 4 0 0
T156 0 2 0 0
T158 0 6 0 0
T208 0 2 0 0
T234 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 32476 0 0
T3 499 20 0 0
T4 1063 0 0 0
T11 0 88 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 28228 0 0
T40 0 100 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T78 0 18 0 0
T86 0 32 0 0
T156 0 22 0 0
T158 0 223 0 0
T208 0 41 0 0
T234 0 53 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7041938 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 96 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 41954 0 0
T3 499 44 0 0
T4 1063 0 0 0
T11 0 102 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 39860 0 0
T40 0 41 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 167 0 0
T125 0 45 0 0
T156 0 56 0 0
T158 0 357 0 0
T208 0 43 0 0
T234 0 42 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 32 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 1 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 2 0 0
T125 0 1 0 0
T156 0 1 0 0
T158 0 3 0 0
T208 0 1 0 0
T234 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6793062 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 4 0 0
T4 1063 4 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6795422 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 4 0 0
T4 1063 4 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 35 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T78 0 1 0 0
T86 0 2 0 0
T156 0 1 0 0
T158 0 3 0 0
T208 0 1 0 0
T234 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 32 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 1 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 2 0 0
T125 0 1 0 0
T156 0 1 0 0
T158 0 3 0 0
T208 0 1 0 0
T234 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 32 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 1 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 2 0 0
T125 0 1 0 0
T156 0 1 0 0
T158 0 3 0 0
T208 0 1 0 0
T234 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 32 0 0
T3 499 1 0 0
T4 1063 0 0 0
T11 0 1 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 2 0 0
T125 0 1 0 0
T156 0 1 0 0
T158 0 3 0 0
T208 0 1 0 0
T234 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 41903 0 0
T3 499 42 0 0
T4 1063 0 0 0
T11 0 100 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T38 0 39858 0 0
T40 0 39 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 164 0 0
T125 0 43 0 0
T156 0 54 0 0
T158 0 351 0 0
T208 0 41 0 0
T234 0 41 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6336 0 0
T2 516 1 0 0
T3 499 1 0 0
T4 1063 0 0 0
T5 502 3 0 0
T6 422 3 0 0
T13 494 8 0 0
T14 498 10 0 0
T15 764 0 0 0
T16 507 4 0 0
T23 0 12 0 0
T49 404 0 0 0
T50 0 7 0 0
T51 0 3 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7044416 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 99 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 12 0 0
T72 9440 0 0 0
T74 2777 0 0 0
T86 2408 1 0 0
T120 0 1 0 0
T159 0 1 0 0
T160 0 1 0 0
T176 0 1 0 0
T190 0 1 0 0
T192 0 2 0 0
T201 20515 0 0 0
T202 493 0 0 0
T203 38146 0 0 0
T204 524 0 0 0
T205 441 0 0 0
T206 30715 0 0 0
T207 489 0 0 0
T234 0 1 0 0
T258 0 1 0 0
T259 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T5,T6
11CoveredT1,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T7,T11

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT3,T7,T11

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T7,T11

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T7,T11
10CoveredT1,T5,T6
11CoveredT3,T7,T11

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T7,T11
01CoveredT194
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T7,T11
01CoveredT11,T40,T196
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T7,T11
1-CoveredT11,T40,T196

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T7,T11
DetectSt 168 Covered T3,T7,T11
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T3,T7,T11


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T7,T11
DebounceSt->IdleSt 163 Covered T78,T247,T87
DetectSt->IdleSt 186 Covered T194
DetectSt->StableSt 191 Covered T3,T7,T11
IdleSt->DebounceSt 148 Covered T3,T7,T11
StableSt->IdleSt 206 Covered T7,T11,T33



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T7,T11
0 1 Covered T3,T7,T11
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T7,T11
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T7,T11
IdleSt 0 - - - - - - Covered T1,T5,T6
DebounceSt - 1 - - - - - Covered T78
DebounceSt - 0 1 1 - - - Covered T3,T7,T11
DebounceSt - 0 1 0 - - - Covered T247,T87,T191
DebounceSt - 0 0 - - - - Covered T3,T7,T11
DetectSt - - - - 1 - - Covered T194
DetectSt - - - - 0 1 - Covered T3,T7,T11
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T11,T40,T196
StableSt - - - - - - 0 Covered T3,T7,T11
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7712811 118 0 0
CntIncr_A 7712811 3157 0 0
CntNoWrap_A 7712811 7041886 0 0
DetectStDropOut_A 7712811 1 0 0
DetectedOut_A 7712811 5311 0 0
DetectedPulseOut_A 7712811 56 0 0
DisabledIdleSt_A 7712811 7027233 0 0
DisabledNoDetection_A 7712811 7029599 0 0
EnterDebounceSt_A 7712811 61 0 0
EnterDetectSt_A 7712811 57 0 0
EnterStableSt_A 7712811 56 0 0
PulseIsPulse_A 7712811 56 0 0
StayInStableSt 7712811 5222 0 0
gen_high_level_sva.HighLevelEvent_A 7712811 7044416 0 0
gen_not_sticky_sva.StableStDropOut_A 7712811 22 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 118 0 0
T3 499 2 0 0
T4 1063 0 0 0
T7 0 2 0 0
T11 0 4 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 2 0 0
T40 0 2 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T78 0 1 0 0
T86 0 2 0 0
T155 0 2 0 0
T156 0 2 0 0
T196 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 3157 0 0
T3 499 20 0 0
T4 1063 0 0 0
T7 0 75 0 0
T11 0 88 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 62 0 0
T40 0 100 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T78 0 18 0 0
T86 0 16 0 0
T155 0 96 0 0
T156 0 22 0 0
T196 0 106 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7041886 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 96 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 1 0 0
T194 851 1 0 0
T195 608 0 0 0
T258 732 0 0 0
T260 25110 0 0 0
T261 10843 0 0 0
T262 580 0 0 0
T263 20082 0 0 0
T264 502 0 0 0
T265 21401 0 0 0
T266 3129 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 5311 0 0
T3 499 44 0 0
T4 1063 0 0 0
T7 0 38 0 0
T11 0 137 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 358 0 0
T40 0 40 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 67 0 0
T155 0 1 0 0
T156 0 148 0 0
T157 0 206 0 0
T196 0 163 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 56 0 0
T3 499 1 0 0
T4 1063 0 0 0
T7 0 1 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 1 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T196 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7027233 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 4 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7029599 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 4 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 61 0 0
T3 499 1 0 0
T4 1063 0 0 0
T7 0 1 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T78 0 1 0 0
T86 0 1 0 0
T155 0 1 0 0
T156 0 1 0 0
T196 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 57 0 0
T3 499 1 0 0
T4 1063 0 0 0
T7 0 1 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 1 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T196 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 56 0 0
T3 499 1 0 0
T4 1063 0 0 0
T7 0 1 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 1 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T196 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 56 0 0
T3 499 1 0 0
T4 1063 0 0 0
T7 0 1 0 0
T11 0 2 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 1 0 0
T40 0 1 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 1 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T196 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 5222 0 0
T3 499 42 0 0
T4 1063 0 0 0
T7 0 36 0 0
T11 0 134 0 0
T14 498 0 0 0
T15 764 0 0 0
T16 507 0 0 0
T23 1885 0 0 0
T33 0 356 0 0
T40 0 39 0 0
T49 404 0 0 0
T50 465 0 0 0
T51 425 0 0 0
T52 447 0 0 0
T86 0 65 0 0
T156 0 147 0 0
T157 0 204 0 0
T158 0 185 0 0
T196 0 160 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7044416 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 99 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 22 0 0
T11 824 1 0 0
T12 784 0 0 0
T24 705 0 0 0
T25 654 0 0 0
T32 504 0 0 0
T40 0 1 0 0
T41 8348 0 0 0
T55 799 0 0 0
T56 501 0 0 0
T57 441 0 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T158 0 1 0 0
T159 0 1 0 0
T196 0 1 0 0
T212 403 0 0 0
T246 0 1 0 0
T267 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T5,T6
11CoveredT1,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT37,T38,T39

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT37,T38,T39

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT37,T38,T39

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT7,T37,T38
10CoveredT1,T5,T6
11CoveredT37,T38,T39

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT37,T38,T39
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT37,T38,T39
01CoveredT37,T38,T39
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT37,T38,T39
1-CoveredT37,T38,T39

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T37,T38,T39
DetectSt 168 Covered T37,T38,T39
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T37,T38,T39


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T37,T38,T39
DebounceSt->IdleSt 163 Covered T78,T153,T233
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T37,T38,T39
IdleSt->DebounceSt 148 Covered T37,T38,T39
StableSt->IdleSt 206 Covered T37,T38,T39



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T37,T38,T39
0 1 Covered T37,T38,T39
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T37,T38,T39
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T37,T38,T39
IdleSt 0 - - - - - - Covered T1,T5,T6
DebounceSt - 1 - - - - - Covered T78
DebounceSt - 0 1 1 - - - Covered T37,T38,T39
DebounceSt - 0 1 0 - - - Covered T153,T233,T177
DebounceSt - 0 0 - - - - Covered T37,T38,T39
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T37,T38,T39
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T37,T38,T39
StableSt - - - - - - 0 Covered T37,T38,T39
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7712811 82 0 0
CntIncr_A 7712811 90853 0 0
CntNoWrap_A 7712811 7041922 0 0
DetectStDropOut_A 7712811 0 0 0
DetectedOut_A 7712811 95530 0 0
DetectedPulseOut_A 7712811 39 0 0
DisabledIdleSt_A 7712811 6630645 0 0
DisabledNoDetection_A 7712811 6633004 0 0
EnterDebounceSt_A 7712811 43 0 0
EnterDetectSt_A 7712811 39 0 0
EnterStableSt_A 7712811 39 0 0
PulseIsPulse_A 7712811 39 0 0
StayInStableSt 7712811 95471 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7712811 7011 0 0
gen_low_level_sva.LowLevelEvent_A 7712811 7044416 0 0
gen_not_sticky_sva.StableStDropOut_A 7712811 18 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 82 0 0
T20 69065 0 0 0
T37 21795 2 0 0
T38 0 4 0 0
T39 0 2 0 0
T40 894 0 0 0
T44 21769 0 0 0
T78 0 1 0 0
T154 0 4 0 0
T155 0 2 0 0
T156 0 2 0 0
T157 0 4 0 0
T158 0 6 0 0
T178 0 2 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 90853 0 0
T20 69065 0 0 0
T37 21795 98 0 0
T38 0 56456 0 0
T39 0 48 0 0
T40 894 0 0 0
T44 21769 0 0 0
T78 0 19 0 0
T154 0 92 0 0
T155 0 96 0 0
T156 0 22 0 0
T157 0 116 0 0
T158 0 201 0 0
T178 0 87 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7041922 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 98 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 95530 0 0
T20 69065 0 0 0
T37 21795 54 0 0
T38 0 39899 0 0
T39 0 55 0 0
T40 894 0 0 0
T44 21769 0 0 0
T154 0 44 0 0
T155 0 273 0 0
T156 0 56 0 0
T157 0 88 0 0
T158 0 613 0 0
T178 0 42 0 0
T219 0 42 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 39 0 0
T20 69065 0 0 0
T37 21795 1 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 894 0 0 0
T44 21769 0 0 0
T154 0 2 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T178 0 1 0 0
T219 0 1 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6630645 0 0
T1 1212 811 0 0
T2 516 115 0 0
T3 499 98 0 0
T4 1063 662 0 0
T5 502 101 0 0
T6 422 21 0 0
T13 494 93 0 0
T14 498 97 0 0
T15 764 363 0 0
T16 507 106 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 6633004 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 99 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 43 0 0
T20 69065 0 0 0
T37 21795 1 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 894 0 0 0
T44 21769 0 0 0
T78 0 1 0 0
T154 0 2 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T178 0 1 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 39 0 0
T20 69065 0 0 0
T37 21795 1 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 894 0 0 0
T44 21769 0 0 0
T154 0 2 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T178 0 1 0 0
T219 0 1 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 39 0 0
T20 69065 0 0 0
T37 21795 1 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 894 0 0 0
T44 21769 0 0 0
T154 0 2 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T178 0 1 0 0
T219 0 1 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 39 0 0
T20 69065 0 0 0
T37 21795 1 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 894 0 0 0
T44 21769 0 0 0
T154 0 2 0 0
T155 0 1 0 0
T156 0 1 0 0
T157 0 2 0 0
T158 0 3 0 0
T178 0 1 0 0
T219 0 1 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 95471 0 0
T20 69065 0 0 0
T37 21795 53 0 0
T38 0 39897 0 0
T39 0 54 0 0
T40 894 0 0 0
T44 21769 0 0 0
T154 0 41 0 0
T155 0 271 0 0
T156 0 54 0 0
T157 0 85 0 0
T158 0 609 0 0
T178 0 40 0 0
T219 0 40 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7011 0 0
T1 1212 8 0 0
T2 516 0 0 0
T3 499 0 0 0
T4 1063 1 0 0
T5 502 5 0 0
T6 422 2 0 0
T13 494 11 0 0
T14 498 7 0 0
T15 764 3 0 0
T16 507 4 0 0
T23 0 16 0 0
T50 0 7 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 7044416 0 0
T1 1212 812 0 0
T2 516 116 0 0
T3 499 99 0 0
T4 1063 663 0 0
T5 502 102 0 0
T6 422 22 0 0
T13 494 94 0 0
T14 498 98 0 0
T15 764 364 0 0
T16 507 107 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7712811 18 0 0
T20 69065 0 0 0
T37 21795 1 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 894 0 0 0
T44 21769 0 0 0
T87 0 1 0 0
T154 0 1 0 0
T157 0 1 0 0
T158 0 2 0 0
T174 0 1 0 0
T220 492 0 0 0
T221 413 0 0 0
T222 411 0 0 0
T223 422 0 0 0
T224 407 0 0 0
T225 405 0 0 0
T235 0 1 0 0
T268 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%