Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T1,T3 |
1 | 0 | Covered | T4,T1,T3 |
1 | 1 | Covered | T3,T22,T59 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T1,T3 |
1 | 0 | Covered | T3,T22,T59 |
1 | 1 | Covered | T4,T1,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
230163 |
0 |
0 |
T1 |
10958290 |
18 |
0 |
0 |
T2 |
3642975 |
0 |
0 |
0 |
T3 |
10201343 |
21 |
0 |
0 |
T6 |
14412825 |
18 |
0 |
0 |
T7 |
457475 |
0 |
0 |
0 |
T8 |
0 |
15 |
0 |
0 |
T9 |
346974 |
0 |
0 |
0 |
T10 |
374909 |
15 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
4544695 |
14 |
0 |
0 |
T14 |
4275432 |
0 |
0 |
0 |
T15 |
3453500 |
3 |
0 |
0 |
T16 |
1531100 |
0 |
0 |
0 |
T17 |
3089850 |
0 |
0 |
0 |
T23 |
235051 |
0 |
0 |
0 |
T24 |
59841 |
0 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
18 |
0 |
0 |
T28 |
5999710 |
6 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T46 |
3707440 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T52 |
0 |
14 |
0 |
0 |
T53 |
224248 |
0 |
0 |
0 |
T54 |
156376 |
0 |
0 |
0 |
T55 |
1547368 |
0 |
0 |
0 |
T56 |
62956 |
0 |
0 |
0 |
T57 |
221684 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
232416 |
0 |
0 |
T1 |
10958290 |
18 |
0 |
0 |
T2 |
3642975 |
0 |
0 |
0 |
T3 |
10201343 |
21 |
0 |
0 |
T6 |
14412825 |
18 |
0 |
0 |
T7 |
457475 |
0 |
0 |
0 |
T8 |
0 |
15 |
0 |
0 |
T9 |
123429 |
0 |
0 |
0 |
T10 |
15620 |
15 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
4544695 |
14 |
0 |
0 |
T14 |
4275432 |
0 |
0 |
0 |
T15 |
3453500 |
3 |
0 |
0 |
T16 |
1531100 |
0 |
0 |
0 |
T17 |
3089850 |
0 |
0 |
0 |
T23 |
490 |
0 |
0 |
0 |
T24 |
498 |
0 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
18 |
0 |
0 |
T28 |
5999710 |
6 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T46 |
3707440 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T52 |
0 |
14 |
0 |
0 |
T53 |
224248 |
0 |
0 |
0 |
T54 |
156376 |
0 |
0 |
0 |
T55 |
1547368 |
0 |
0 |
0 |
T56 |
524 |
0 |
0 |
0 |
T57 |
452 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T19,T314,T315 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T19,T314,T315 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1940 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
8 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
2005 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
8 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T19,T314,T315 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T19,T314,T315 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1997 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
8 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1997 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
8 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T22,T59,T60 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T22,T59,T60 |
1 | 1 | Covered | T4,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
962 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
1 |
0 |
0 |
T4 |
3530 |
2 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1029 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T22,T59,T60 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T22,T59,T60 |
1 | 1 | Covered | T4,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1022 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1022 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
1 |
0 |
0 |
T4 |
3530 |
2 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T22,T59,T60 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T22,T59,T60 |
1 | 1 | Covered | T4,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
968 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
1 |
0 |
0 |
T4 |
3530 |
2 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1034 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T22,T59,T60 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T22,T59,T60 |
1 | 1 | Covered | T4,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1028 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1028 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
1 |
0 |
0 |
T4 |
3530 |
2 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T22,T59,T60 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T22,T59,T60 |
1 | 1 | Covered | T4,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
975 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
1 |
0 |
0 |
T4 |
3530 |
2 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1038 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T22,T59,T60 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T3,T9 |
1 | 0 | Covered | T22,T59,T60 |
1 | 1 | Covered | T4,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1031 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1031 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
1 |
0 |
0 |
T4 |
3530 |
2 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T21,T22 |
1 | 0 | Covered | T3,T21,T22 |
1 | 1 | Covered | T3,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T21,T22 |
1 | 0 | Covered | T3,T21,T22 |
1 | 1 | Covered | T3,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
960 |
0 |
0 |
T3 |
23948 |
2 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
11763 |
0 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1027 |
0 |
0 |
T3 |
576131 |
2 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T21,T22 |
1 | 0 | Covered | T3,T21,T22 |
1 | 1 | Covered | T3,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T21,T22 |
1 | 0 | Covered | T3,T21,T22 |
1 | 1 | Covered | T3,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1017 |
0 |
0 |
T3 |
576131 |
2 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1017 |
0 |
0 |
T3 |
23948 |
2 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
11763 |
0 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T3,T12,T31 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T3,T12,T31 |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1048 |
0 |
0 |
T1 |
15812 |
1 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
6 |
0 |
0 |
T6 |
16014 |
5 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1111 |
0 |
0 |
T1 |
766923 |
1 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
6 |
0 |
0 |
T6 |
560499 |
5 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Covered | T23,T24,T25 |
1 | 1 | Covered | T23,T24,T25 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Covered | T23,T24,T25 |
1 | 1 | Covered | T23,T24,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
2986 |
0 |
0 |
T9 |
123429 |
0 |
0 |
0 |
T10 |
15620 |
0 |
0 |
0 |
T11 |
653 |
0 |
0 |
0 |
T12 |
33816 |
0 |
0 |
0 |
T23 |
490 |
20 |
0 |
0 |
T24 |
498 |
20 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
80 |
0 |
0 |
T56 |
524 |
0 |
0 |
0 |
T57 |
452 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
896 |
0 |
0 |
0 |
T70 |
411 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
3049 |
0 |
0 |
T9 |
346974 |
0 |
0 |
0 |
T10 |
374909 |
0 |
0 |
0 |
T11 |
97909 |
0 |
0 |
0 |
T12 |
405799 |
0 |
0 |
0 |
T23 |
235051 |
20 |
0 |
0 |
T24 |
59841 |
20 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
80 |
0 |
0 |
T56 |
62956 |
0 |
0 |
0 |
T57 |
221684 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
31401 |
0 |
0 |
0 |
T70 |
51451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Covered | T23,T24,T25 |
1 | 1 | Covered | T23,T24,T25 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Covered | T23,T24,T25 |
1 | 1 | Covered | T23,T24,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
3043 |
0 |
0 |
T9 |
346974 |
0 |
0 |
0 |
T10 |
374909 |
0 |
0 |
0 |
T11 |
97909 |
0 |
0 |
0 |
T12 |
405799 |
0 |
0 |
0 |
T23 |
235051 |
20 |
0 |
0 |
T24 |
59841 |
20 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
80 |
0 |
0 |
T56 |
62956 |
0 |
0 |
0 |
T57 |
221684 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
31401 |
0 |
0 |
0 |
T70 |
51451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
3043 |
0 |
0 |
T9 |
123429 |
0 |
0 |
0 |
T10 |
15620 |
0 |
0 |
0 |
T11 |
653 |
0 |
0 |
0 |
T12 |
33816 |
0 |
0 |
0 |
T23 |
490 |
20 |
0 |
0 |
T24 |
498 |
20 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
80 |
0 |
0 |
T56 |
524 |
0 |
0 |
0 |
T57 |
452 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
896 |
0 |
0 |
0 |
T70 |
411 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
6679 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
20 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T4 |
3530 |
20 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T13 |
2041 |
20 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
6745 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
6735 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
6735 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
20 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T4 |
3530 |
20 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T13 |
2041 |
20 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T2,T13 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7824 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
20 |
0 |
0 |
T3 |
23948 |
8 |
0 |
0 |
T4 |
3530 |
20 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T13 |
2041 |
20 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7890 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
8 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T2,T13 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7882 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
8 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7882 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
20 |
0 |
0 |
T3 |
23948 |
8 |
0 |
0 |
T4 |
3530 |
20 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T13 |
2041 |
20 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
6562 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
20 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T4 |
3530 |
20 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T13 |
2041 |
20 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
6627 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
6618 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
6618 |
0 |
0 |
T1 |
15812 |
0 |
0 |
0 |
T2 |
136155 |
20 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T4 |
3530 |
20 |
0 |
0 |
T5 |
422 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T13 |
2041 |
20 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T2,T7,T9 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T2,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
985 |
0 |
0 |
T2 |
136155 |
1 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1051 |
0 |
0 |
T2 |
106710 |
1 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T2,T7,T9 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T2,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1043 |
0 |
0 |
T2 |
106710 |
1 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1043 |
0 |
0 |
T2 |
136155 |
1 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1986 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
1 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
2052 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
1 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
2045 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
1 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
2045 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
1 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T13,T26,T27 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T13,T26,T27 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1257 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T13 |
2041 |
4 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
11763 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1322 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T13 |
265294 |
4 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T13,T26,T27 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T13,T26,T27 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1316 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T13 |
265294 |
4 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1316 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T13 |
2041 |
4 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
11763 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T13,T26,T27 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T13,T26,T27 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1128 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T13 |
2041 |
3 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
11763 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1196 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T13 |
265294 |
3 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T13,T26,T27 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T13,T26,T27 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1189 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T13 |
265294 |
3 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1189 |
0 |
0 |
T3 |
23948 |
0 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T13 |
2041 |
3 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
0 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
11763 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7163 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
71 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
63 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7229 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
72 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
63 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7222 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
72 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
63 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7222 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
72 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
63 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7032 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
75 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
67 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7103 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
76 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
67 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7096 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
76 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
67 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7096 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
76 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
67 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7088 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
63 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
78 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7152 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
63 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
78 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7146 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
63 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
78 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7146 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
63 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
78 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7198 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
71 |
0 |
0 |
T33 |
0 |
56 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
88 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7270 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
71 |
0 |
0 |
T33 |
0 |
56 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
88 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7263 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
71 |
0 |
0 |
T33 |
0 |
56 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
88 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7263 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
71 |
0 |
0 |
T33 |
0 |
56 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
88 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1199 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1267 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1260 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1260 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1241 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1305 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1297 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1297 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1223 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1287 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1279 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1279 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1200 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1261 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T15,T28,T29 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T15,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1254 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1254 |
0 |
0 |
T6 |
16014 |
0 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
11763 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
2675 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T54 |
751 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7730 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
71 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7800 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
72 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7795 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
72 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7795 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
72 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7579 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
75 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7647 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
76 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7641 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
76 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7641 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
76 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7641 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7709 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7703 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7703 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7781 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7855 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T15,T28,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7846 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
7846 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
51 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1825 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1888 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1881 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1881 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1768 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1839 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1830 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1830 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1762 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1822 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1815 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1815 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1794 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1860 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1852 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1852 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1856 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1925 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1919 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1919 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1774 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1839 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1833 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1833 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1756 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1821 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1814 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1814 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1760 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1828 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T38,T58,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T3,T15 |
1 | 0 | Covered | T38,T58,T18 |
1 | 1 | Covered | T1,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1821 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
1821 |
0 |
0 |
T1 |
15812 |
6 |
0 |
0 |
T2 |
136155 |
0 |
0 |
0 |
T3 |
23948 |
7 |
0 |
0 |
T6 |
16014 |
6 |
0 |
0 |
T7 |
907 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
2041 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
5417 |
1 |
0 |
0 |
T16 |
505 |
0 |
0 |
0 |
T17 |
502 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |