Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T21,T22 |
1 | - | Covered | T1,T3,T6 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T6 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T1,T3 |
0 |
0 |
1 |
Covered |
T4,T1,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T1,T3 |
0 |
0 |
1 |
Covered |
T4,T1,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
115964880 |
0 |
0 |
T1 |
10736922 |
20945 |
0 |
0 |
T2 |
1600650 |
0 |
0 |
0 |
T3 |
9794227 |
10780 |
0 |
0 |
T6 |
14012475 |
1368 |
0 |
0 |
T7 |
434800 |
0 |
0 |
0 |
T8 |
0 |
17468 |
0 |
0 |
T9 |
346974 |
0 |
0 |
0 |
T10 |
374909 |
7709 |
0 |
0 |
T12 |
0 |
4098 |
0 |
0 |
T13 |
4509998 |
3055 |
0 |
0 |
T14 |
4266898 |
0 |
0 |
0 |
T15 |
3318075 |
1409 |
0 |
0 |
T16 |
1518475 |
0 |
0 |
0 |
T17 |
3077300 |
0 |
0 |
0 |
T23 |
235051 |
0 |
0 |
0 |
T24 |
59841 |
0 |
0 |
0 |
T26 |
0 |
822 |
0 |
0 |
T27 |
0 |
15981 |
0 |
0 |
T28 |
5882080 |
6793 |
0 |
0 |
T29 |
0 |
1400 |
0 |
0 |
T38 |
0 |
2185 |
0 |
0 |
T43 |
0 |
11472 |
0 |
0 |
T46 |
3678015 |
709 |
0 |
0 |
T47 |
0 |
180 |
0 |
0 |
T48 |
0 |
12280 |
0 |
0 |
T49 |
0 |
13987 |
0 |
0 |
T50 |
0 |
3502 |
0 |
0 |
T51 |
0 |
1090 |
0 |
0 |
T52 |
0 |
10869 |
0 |
0 |
T53 |
220856 |
0 |
0 |
0 |
T54 |
150368 |
0 |
0 |
0 |
T55 |
1544152 |
0 |
0 |
0 |
T56 |
62956 |
0 |
0 |
0 |
T57 |
221684 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379397738 |
350115102 |
0 |
0 |
T1 |
537608 |
523158 |
0 |
0 |
T2 |
4629270 |
4574870 |
0 |
0 |
T3 |
814232 |
731612 |
0 |
0 |
T4 |
120020 |
52020 |
0 |
0 |
T5 |
14348 |
748 |
0 |
0 |
T6 |
544476 |
529890 |
0 |
0 |
T13 |
69394 |
14994 |
0 |
0 |
T14 |
17068 |
3468 |
0 |
0 |
T15 |
184178 |
170578 |
0 |
0 |
T16 |
17170 |
3570 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
116637 |
0 |
0 |
T1 |
10736922 |
12 |
0 |
0 |
T2 |
1600650 |
0 |
0 |
0 |
T3 |
9794227 |
14 |
0 |
0 |
T6 |
14012475 |
12 |
0 |
0 |
T7 |
434800 |
0 |
0 |
0 |
T8 |
0 |
10 |
0 |
0 |
T9 |
346974 |
0 |
0 |
0 |
T10 |
374909 |
10 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
4509998 |
7 |
0 |
0 |
T14 |
4266898 |
0 |
0 |
0 |
T15 |
3318075 |
2 |
0 |
0 |
T16 |
1518475 |
0 |
0 |
0 |
T17 |
3077300 |
0 |
0 |
0 |
T23 |
235051 |
0 |
0 |
0 |
T24 |
59841 |
0 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
T27 |
0 |
9 |
0 |
0 |
T28 |
5882080 |
4 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T43 |
0 |
7 |
0 |
0 |
T46 |
3678015 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
8 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T50 |
0 |
8 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T53 |
220856 |
0 |
0 |
0 |
T54 |
150368 |
0 |
0 |
0 |
T55 |
1544152 |
0 |
0 |
0 |
T56 |
62956 |
0 |
0 |
0 |
T57 |
221684 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
26075382 |
26033936 |
0 |
0 |
T2 |
3628140 |
3628004 |
0 |
0 |
T3 |
19588454 |
19562036 |
0 |
0 |
T4 |
3657482 |
3656190 |
0 |
0 |
T5 |
7170668 |
7168560 |
0 |
0 |
T6 |
19056966 |
19020280 |
0 |
0 |
T13 |
9019996 |
9009150 |
0 |
0 |
T14 |
8533796 |
8531416 |
0 |
0 |
T15 |
4512582 |
4512412 |
0 |
0 |
T16 |
2065126 |
2062916 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T38,T58,T18 |
1 | - | Covered | T1,T3,T6 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T6 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1061489 |
0 |
0 |
T1 |
766923 |
1918 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5014 |
0 |
0 |
T6 |
560499 |
612 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
7395 |
0 |
0 |
T10 |
0 |
3292 |
0 |
0 |
T12 |
0 |
3355 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
300 |
0 |
0 |
T22 |
0 |
461 |
0 |
0 |
T31 |
0 |
4679 |
0 |
0 |
T33 |
0 |
693 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1104 |
0 |
0 |
T1 |
766923 |
1 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
6 |
0 |
0 |
T6 |
560499 |
5 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
2046980 |
0 |
0 |
T1 |
766923 |
10202 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5780 |
0 |
0 |
T6 |
560499 |
594 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8354 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
618 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
3140 |
0 |
0 |
T29 |
0 |
619 |
0 |
0 |
T46 |
0 |
1174 |
0 |
0 |
T47 |
0 |
171 |
0 |
0 |
T54 |
0 |
93 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1997 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
8 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T3,T9 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T4,T3,T9 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T3,T9 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T4,T3,T9 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T3,T9 |
0 |
0 |
1 |
Covered |
T4,T3,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T3,T9 |
0 |
0 |
1 |
Covered |
T4,T3,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1249068 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
715 |
0 |
0 |
T4 |
107573 |
3464 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
371 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
1059 |
0 |
0 |
T22 |
0 |
939 |
0 |
0 |
T48 |
0 |
3309 |
0 |
0 |
T59 |
0 |
443 |
0 |
0 |
T60 |
0 |
5240 |
0 |
0 |
T61 |
0 |
5329 |
0 |
0 |
T62 |
0 |
1449 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1022 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T3,T9 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T4,T3,T9 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T3,T9 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T4,T3,T9 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T3,T9 |
0 |
0 |
1 |
Covered |
T4,T3,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T3,T9 |
0 |
0 |
1 |
Covered |
T4,T3,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1235982 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
703 |
0 |
0 |
T4 |
107573 |
3460 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
369 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
1031 |
0 |
0 |
T22 |
0 |
931 |
0 |
0 |
T48 |
0 |
3301 |
0 |
0 |
T59 |
0 |
437 |
0 |
0 |
T60 |
0 |
5225 |
0 |
0 |
T61 |
0 |
5323 |
0 |
0 |
T62 |
0 |
1447 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1028 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T3,T9 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T4,T3,T9 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T3,T9 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T3,T9 |
1 | 1 | Covered | T4,T3,T9 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T3,T9 |
0 |
0 |
1 |
Covered |
T4,T3,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T3,T9 |
0 |
0 |
1 |
Covered |
T4,T3,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1238938 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
701 |
0 |
0 |
T4 |
107573 |
3456 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
367 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
1010 |
0 |
0 |
T22 |
0 |
926 |
0 |
0 |
T48 |
0 |
3291 |
0 |
0 |
T59 |
0 |
431 |
0 |
0 |
T60 |
0 |
5203 |
0 |
0 |
T61 |
0 |
5317 |
0 |
0 |
T62 |
0 |
1445 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1031 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
1 |
0 |
0 |
T4 |
107573 |
2 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T25 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T23,T24,T25 |
1 | 1 | Covered | T23,T24,T25 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T25 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T23,T24,T25 |
1 | 1 | Covered | T23,T24,T25 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T23,T24,T25 |
0 |
0 |
1 |
Covered |
T23,T24,T25 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T23,T24,T25 |
0 |
0 |
1 |
Covered |
T23,T24,T25 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
2712115 |
0 |
0 |
T9 |
346974 |
0 |
0 |
0 |
T10 |
374909 |
0 |
0 |
0 |
T11 |
97909 |
0 |
0 |
0 |
T12 |
405799 |
0 |
0 |
0 |
T23 |
235051 |
32529 |
0 |
0 |
T24 |
59841 |
8526 |
0 |
0 |
T25 |
0 |
13537 |
0 |
0 |
T44 |
0 |
34636 |
0 |
0 |
T56 |
62956 |
0 |
0 |
0 |
T57 |
221684 |
0 |
0 |
0 |
T63 |
0 |
8647 |
0 |
0 |
T64 |
0 |
5016 |
0 |
0 |
T65 |
0 |
3572 |
0 |
0 |
T66 |
0 |
35047 |
0 |
0 |
T67 |
0 |
26739 |
0 |
0 |
T68 |
0 |
6643 |
0 |
0 |
T69 |
31401 |
0 |
0 |
0 |
T70 |
51451 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
3043 |
0 |
0 |
T9 |
346974 |
0 |
0 |
0 |
T10 |
374909 |
0 |
0 |
0 |
T11 |
97909 |
0 |
0 |
0 |
T12 |
405799 |
0 |
0 |
0 |
T23 |
235051 |
20 |
0 |
0 |
T24 |
59841 |
20 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
80 |
0 |
0 |
T56 |
62956 |
0 |
0 |
0 |
T57 |
221684 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
31401 |
0 |
0 |
0 |
T70 |
51451 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T2,T13 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T2,T13 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T2,T13 |
0 |
0 |
1 |
Covered |
T4,T2,T13 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T2,T13 |
0 |
0 |
1 |
Covered |
T4,T2,T13 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
5991930 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
16908 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T4 |
107573 |
34576 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T13 |
265294 |
8596 |
0 |
0 |
T14 |
250994 |
36003 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
7966 |
0 |
0 |
T17 |
0 |
16584 |
0 |
0 |
T23 |
0 |
1420 |
0 |
0 |
T24 |
0 |
357 |
0 |
0 |
T25 |
0 |
762 |
0 |
0 |
T56 |
0 |
8194 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
6735 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7089299 |
0 |
0 |
T1 |
766923 |
10538 |
0 |
0 |
T2 |
106710 |
17176 |
0 |
0 |
T3 |
576131 |
6218 |
0 |
0 |
T4 |
107573 |
34656 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
719 |
0 |
0 |
T13 |
265294 |
8876 |
0 |
0 |
T14 |
250994 |
36398 |
0 |
0 |
T15 |
132723 |
717 |
0 |
0 |
T16 |
60739 |
8046 |
0 |
0 |
T17 |
0 |
16664 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7882 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
8 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T2,T13 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T2,T13 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T4,T2,T13 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T2,T13 |
0 |
0 |
1 |
Covered |
T4,T2,T13 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T4,T2,T13 |
0 |
0 |
1 |
Covered |
T4,T2,T13 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
5947593 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
17034 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T4 |
107573 |
34616 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T13 |
265294 |
8744 |
0 |
0 |
T14 |
250994 |
36207 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
8006 |
0 |
0 |
T17 |
0 |
16624 |
0 |
0 |
T21 |
0 |
14601 |
0 |
0 |
T34 |
0 |
16300 |
0 |
0 |
T56 |
0 |
8386 |
0 |
0 |
T71 |
0 |
35008 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
6618 |
0 |
0 |
T1 |
766923 |
0 |
0 |
0 |
T2 |
106710 |
20 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T4 |
107573 |
20 |
0 |
0 |
T5 |
210902 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T13 |
265294 |
20 |
0 |
0 |
T14 |
250994 |
20 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T7,T9 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T2,T7,T9 |
1 | 1 | Covered | T2,T7,T9 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T7,T9 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T7,T9 |
1 | 1 | Covered | T2,T7,T9 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T2,T7,T9 |
0 |
0 |
1 |
Covered |
T2,T7,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T2,T7,T9 |
0 |
0 |
1 |
Covered |
T2,T7,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1209409 |
0 |
0 |
T2 |
106710 |
940 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
96 |
0 |
0 |
T9 |
0 |
371 |
0 |
0 |
T11 |
0 |
441 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
639 |
0 |
0 |
T27 |
0 |
3496 |
0 |
0 |
T34 |
0 |
920 |
0 |
0 |
T35 |
0 |
89 |
0 |
0 |
T36 |
0 |
371 |
0 |
0 |
T40 |
0 |
530 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1043 |
0 |
0 |
T2 |
106710 |
1 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
2067713 |
0 |
0 |
T1 |
766923 |
10152 |
0 |
0 |
T2 |
106710 |
932 |
0 |
0 |
T3 |
576131 |
5017 |
0 |
0 |
T6 |
560499 |
582 |
0 |
0 |
T7 |
17392 |
86 |
0 |
0 |
T8 |
0 |
8290 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
608 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
3109 |
0 |
0 |
T46 |
0 |
670 |
0 |
0 |
T47 |
0 |
160 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
2045 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
1 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T13,T26,T27 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T13,T26,T27 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T13,T26,T27 |
0 |
0 |
1 |
Covered |
T13,T26,T27 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T13,T26,T27 |
0 |
0 |
1 |
Covered |
T13,T26,T27 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1407189 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T13 |
265294 |
1793 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T26 |
0 |
474 |
0 |
0 |
T27 |
0 |
10492 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
1453 |
0 |
0 |
T43 |
0 |
6700 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
7569 |
0 |
0 |
T49 |
0 |
7997 |
0 |
0 |
T50 |
0 |
2164 |
0 |
0 |
T51 |
0 |
548 |
0 |
0 |
T52 |
0 |
6433 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1316 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T13 |
265294 |
4 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T13,T26,T27 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T13,T26,T27 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T13,T26,T27 |
1 | 1 | Covered | T13,T26,T27 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T13,T26,T27 |
0 |
0 |
1 |
Covered |
T13,T26,T27 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T13,T26,T27 |
0 |
0 |
1 |
Covered |
T13,T26,T27 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1326294 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T13 |
265294 |
1262 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T26 |
0 |
348 |
0 |
0 |
T27 |
0 |
5489 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
732 |
0 |
0 |
T43 |
0 |
4772 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
4711 |
0 |
0 |
T49 |
0 |
5990 |
0 |
0 |
T50 |
0 |
1338 |
0 |
0 |
T51 |
0 |
542 |
0 |
0 |
T52 |
0 |
4436 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1189 |
0 |
0 |
T3 |
576131 |
0 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T13 |
265294 |
3 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7178554 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
56309 |
0 |
0 |
T12 |
0 |
28959 |
0 |
0 |
T15 |
132723 |
43841 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
125210 |
0 |
0 |
T29 |
0 |
41506 |
0 |
0 |
T32 |
0 |
133558 |
0 |
0 |
T33 |
0 |
52922 |
0 |
0 |
T45 |
0 |
89883 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
43250 |
0 |
0 |
T73 |
0 |
26873 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7222 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
72 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
63 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7076230 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
55271 |
0 |
0 |
T12 |
0 |
33258 |
0 |
0 |
T15 |
132723 |
43038 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
130490 |
0 |
0 |
T29 |
0 |
40833 |
0 |
0 |
T32 |
0 |
124949 |
0 |
0 |
T33 |
0 |
53563 |
0 |
0 |
T45 |
0 |
88894 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
42496 |
0 |
0 |
T73 |
0 |
32465 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7096 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
76 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
67 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
79 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7017703 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
43728 |
0 |
0 |
T12 |
0 |
26780 |
0 |
0 |
T15 |
132723 |
42300 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
107754 |
0 |
0 |
T29 |
0 |
40058 |
0 |
0 |
T32 |
0 |
124625 |
0 |
0 |
T33 |
0 |
49737 |
0 |
0 |
T45 |
0 |
87924 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
41754 |
0 |
0 |
T73 |
0 |
30225 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7146 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T33 |
0 |
63 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
78 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7053135 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
53402 |
0 |
0 |
T12 |
0 |
33876 |
0 |
0 |
T15 |
132723 |
41626 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
109514 |
0 |
0 |
T29 |
0 |
39317 |
0 |
0 |
T32 |
0 |
123495 |
0 |
0 |
T33 |
0 |
43078 |
0 |
0 |
T45 |
0 |
87043 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
40954 |
0 |
0 |
T73 |
0 |
34054 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7263 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T32 |
0 |
71 |
0 |
0 |
T33 |
0 |
56 |
0 |
0 |
T45 |
0 |
51 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
T73 |
0 |
88 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1489887 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
4017 |
0 |
0 |
T12 |
0 |
5065 |
0 |
0 |
T15 |
132723 |
730 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
3465 |
0 |
0 |
T29 |
0 |
727 |
0 |
0 |
T32 |
0 |
10772 |
0 |
0 |
T33 |
0 |
1387 |
0 |
0 |
T45 |
0 |
1987 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
722 |
0 |
0 |
T73 |
0 |
3007 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1260 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1513461 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
3837 |
0 |
0 |
T12 |
0 |
4357 |
0 |
0 |
T15 |
132723 |
700 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
3381 |
0 |
0 |
T29 |
0 |
702 |
0 |
0 |
T32 |
0 |
10712 |
0 |
0 |
T33 |
0 |
1307 |
0 |
0 |
T45 |
0 |
1956 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
683 |
0 |
0 |
T73 |
0 |
2637 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1297 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1475485 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
3670 |
0 |
0 |
T12 |
0 |
4663 |
0 |
0 |
T15 |
132723 |
669 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
3304 |
0 |
0 |
T29 |
0 |
669 |
0 |
0 |
T32 |
0 |
10652 |
0 |
0 |
T33 |
0 |
1234 |
0 |
0 |
T45 |
0 |
1911 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
643 |
0 |
0 |
T73 |
0 |
2762 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1279 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T28,T29 |
1 | 1 | Covered | T15,T28,T29 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T15,T28,T29 |
0 |
0 |
1 |
Covered |
T15,T28,T29 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1443522 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
3505 |
0 |
0 |
T12 |
0 |
4591 |
0 |
0 |
T15 |
132723 |
645 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
3199 |
0 |
0 |
T29 |
0 |
643 |
0 |
0 |
T32 |
0 |
10592 |
0 |
0 |
T33 |
0 |
1167 |
0 |
0 |
T45 |
0 |
1852 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
601 |
0 |
0 |
T73 |
0 |
2764 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1254 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
588208 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T55 |
193019 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7681754 |
0 |
0 |
T1 |
766923 |
10647 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5608 |
0 |
0 |
T6 |
560499 |
738 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8981 |
0 |
0 |
T10 |
0 |
56696 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
44143 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
125792 |
0 |
0 |
T29 |
0 |
41850 |
0 |
0 |
T46 |
0 |
723 |
0 |
0 |
T47 |
0 |
190 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7795 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
72 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7579361 |
0 |
0 |
T1 |
766923 |
10600 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5557 |
0 |
0 |
T6 |
560499 |
726 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8932 |
0 |
0 |
T10 |
0 |
55647 |
0 |
0 |
T12 |
0 |
33710 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
43384 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
322 |
0 |
0 |
T28 |
0 |
131101 |
0 |
0 |
T29 |
0 |
41132 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7641 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
85 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
76 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7534206 |
0 |
0 |
T1 |
766923 |
10574 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5501 |
0 |
0 |
T6 |
560499 |
714 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8879 |
0 |
0 |
T10 |
0 |
43999 |
0 |
0 |
T12 |
0 |
27357 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
42665 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
318 |
0 |
0 |
T28 |
0 |
108249 |
0 |
0 |
T29 |
0 |
40417 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7703 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
55 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
63 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7556431 |
0 |
0 |
T1 |
766923 |
10539 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5461 |
0 |
0 |
T6 |
560499 |
702 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8823 |
0 |
0 |
T10 |
0 |
53743 |
0 |
0 |
T12 |
0 |
34423 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
41940 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
316 |
0 |
0 |
T28 |
0 |
110065 |
0 |
0 |
T29 |
0 |
39692 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
7846 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T12 |
0 |
91 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
51 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
65 |
0 |
0 |
T29 |
0 |
51 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1973635 |
0 |
0 |
T1 |
766923 |
10491 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5412 |
0 |
0 |
T6 |
560499 |
690 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8762 |
0 |
0 |
T10 |
0 |
3942 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
723 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
3435 |
0 |
0 |
T29 |
0 |
710 |
0 |
0 |
T46 |
0 |
709 |
0 |
0 |
T47 |
0 |
180 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1881 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1937499 |
0 |
0 |
T1 |
766923 |
10454 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5368 |
0 |
0 |
T6 |
560499 |
678 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8706 |
0 |
0 |
T10 |
0 |
3767 |
0 |
0 |
T12 |
0 |
4098 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
686 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
301 |
0 |
0 |
T28 |
0 |
3358 |
0 |
0 |
T29 |
0 |
690 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1830 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1928822 |
0 |
0 |
T1 |
766923 |
10424 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5329 |
0 |
0 |
T6 |
560499 |
666 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8652 |
0 |
0 |
T10 |
0 |
3604 |
0 |
0 |
T12 |
0 |
5018 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
664 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
297 |
0 |
0 |
T28 |
0 |
3279 |
0 |
0 |
T29 |
0 |
659 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1815 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1941115 |
0 |
0 |
T1 |
766923 |
10385 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5291 |
0 |
0 |
T6 |
560499 |
654 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8605 |
0 |
0 |
T10 |
0 |
3425 |
0 |
0 |
T12 |
0 |
4288 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
628 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
291 |
0 |
0 |
T28 |
0 |
3163 |
0 |
0 |
T29 |
0 |
632 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1852 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
2009015 |
0 |
0 |
T1 |
766923 |
10362 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5238 |
0 |
0 |
T6 |
560499 |
642 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8556 |
0 |
0 |
T10 |
0 |
3917 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
712 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
3412 |
0 |
0 |
T29 |
0 |
708 |
0 |
0 |
T46 |
0 |
697 |
0 |
0 |
T47 |
0 |
174 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1919 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1940098 |
0 |
0 |
T1 |
766923 |
10322 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5191 |
0 |
0 |
T6 |
560499 |
630 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8501 |
0 |
0 |
T10 |
0 |
3734 |
0 |
0 |
T12 |
0 |
4071 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
680 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
270 |
0 |
0 |
T28 |
0 |
3336 |
0 |
0 |
T29 |
0 |
686 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1833 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1909406 |
0 |
0 |
T1 |
766923 |
10279 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5143 |
0 |
0 |
T6 |
560499 |
618 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8443 |
0 |
0 |
T10 |
0 |
3573 |
0 |
0 |
T12 |
0 |
4901 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
658 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
260 |
0 |
0 |
T28 |
0 |
3249 |
0 |
0 |
T29 |
0 |
654 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1814 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T15 |
1 | 1 | Covered | T1,T3,T15 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T1,T3,T15 |
0 |
0 |
1 |
Covered |
T1,T3,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1920143 |
0 |
0 |
T1 |
766923 |
10244 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
5098 |
0 |
0 |
T6 |
560499 |
606 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
8386 |
0 |
0 |
T10 |
0 |
3384 |
0 |
0 |
T12 |
0 |
4381 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
620 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
251 |
0 |
0 |
T28 |
0 |
3150 |
0 |
0 |
T29 |
0 |
627 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1821 |
0 |
0 |
T1 |
766923 |
6 |
0 |
0 |
T2 |
106710 |
0 |
0 |
0 |
T3 |
576131 |
7 |
0 |
0 |
T6 |
560499 |
6 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
13 |
0 |
0 |
T13 |
265294 |
0 |
0 |
0 |
T14 |
250994 |
0 |
0 |
0 |
T15 |
132723 |
1 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T21,T22 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T3,T21,T22 |
1 | 1 | Covered | T3,T21,T22 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T21,T22 |
1 | - | Covered | T3,T21,T22 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T21,T22 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T21,T22 |
1 | 1 | Covered | T3,T21,T22 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T3,T21,T22 |
0 |
0 |
1 |
Covered |
T3,T21,T22 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T1 |
0 |
1 |
- |
Covered |
T3,T21,T22 |
0 |
0 |
1 |
Covered |
T3,T21,T22 |
0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1221419 |
0 |
0 |
T3 |
576131 |
1669 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
634 |
0 |
0 |
T22 |
0 |
943 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
2653 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
1423 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T59 |
0 |
570 |
0 |
0 |
T60 |
0 |
7122 |
0 |
0 |
T61 |
0 |
7262 |
0 |
0 |
T62 |
0 |
2900 |
0 |
0 |
T74 |
0 |
2841 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11158757 |
10297503 |
0 |
0 |
T1 |
15812 |
15387 |
0 |
0 |
T2 |
136155 |
134555 |
0 |
0 |
T3 |
23948 |
21518 |
0 |
0 |
T4 |
3530 |
1530 |
0 |
0 |
T5 |
422 |
22 |
0 |
0 |
T6 |
16014 |
15585 |
0 |
0 |
T13 |
2041 |
441 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
5417 |
5017 |
0 |
0 |
T16 |
505 |
105 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1017 |
0 |
0 |
T3 |
576131 |
2 |
0 |
0 |
T6 |
560499 |
0 |
0 |
0 |
T7 |
17392 |
0 |
0 |
0 |
T15 |
132723 |
0 |
0 |
0 |
T16 |
60739 |
0 |
0 |
0 |
T17 |
123092 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
588208 |
0 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T46 |
334365 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T53 |
27607 |
0 |
0 |
0 |
T54 |
18796 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1230830570 |
1229039913 |
0 |
0 |
T1 |
766923 |
765704 |
0 |
0 |
T2 |
106710 |
106706 |
0 |
0 |
T3 |
576131 |
575354 |
0 |
0 |
T4 |
107573 |
107535 |
0 |
0 |
T5 |
210902 |
210840 |
0 |
0 |
T6 |
560499 |
559420 |
0 |
0 |
T13 |
265294 |
264975 |
0 |
0 |
T14 |
250994 |
250924 |
0 |
0 |
T15 |
132723 |
132718 |
0 |
0 |
T16 |
60739 |
60674 |
0 |
0 |