Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T2,T54,T71 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T2,T54,T71 |
1 | 1 | Covered | T1,T2,T12 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
227047 |
0 |
0 |
T1 |
6513793 |
64 |
0 |
0 |
T2 |
2683283 |
0 |
0 |
0 |
T3 |
8020792 |
14 |
0 |
0 |
T4 |
3045258 |
0 |
0 |
0 |
T5 |
7987631 |
85 |
0 |
0 |
T6 |
5284608 |
0 |
0 |
0 |
T7 |
221814 |
96 |
0 |
0 |
T8 |
652299 |
64 |
0 |
0 |
T9 |
325982 |
0 |
0 |
0 |
T12 |
6353123 |
85 |
0 |
0 |
T13 |
6489317 |
0 |
0 |
0 |
T14 |
5890035 |
0 |
0 |
0 |
T15 |
8168885 |
0 |
0 |
0 |
T16 |
8176442 |
0 |
0 |
0 |
T21 |
5097162 |
0 |
0 |
0 |
T22 |
0 |
16 |
0 |
0 |
T23 |
112940 |
17 |
0 |
0 |
T27 |
0 |
96 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
T37 |
0 |
85 |
0 |
0 |
T38 |
0 |
17 |
0 |
0 |
T39 |
0 |
18 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
12 |
0 |
0 |
T42 |
0 |
17 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T46 |
0 |
16 |
0 |
0 |
T47 |
0 |
16 |
0 |
0 |
T48 |
4875387 |
0 |
0 |
0 |
T49 |
66263 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
229917 |
0 |
0 |
T1 |
6513793 |
64 |
0 |
0 |
T2 |
2905642 |
0 |
0 |
0 |
T3 |
8264113 |
14 |
0 |
0 |
T4 |
3297942 |
0 |
0 |
0 |
T5 |
8199774 |
85 |
0 |
0 |
T6 |
5284608 |
0 |
0 |
0 |
T7 |
221814 |
96 |
0 |
0 |
T8 |
652299 |
64 |
0 |
0 |
T9 |
325982 |
0 |
0 |
0 |
T12 |
6520712 |
85 |
0 |
0 |
T13 |
6691253 |
0 |
0 |
0 |
T14 |
6073280 |
0 |
0 |
0 |
T15 |
8415424 |
0 |
0 |
0 |
T16 |
8423210 |
0 |
0 |
0 |
T21 |
5097162 |
0 |
0 |
0 |
T22 |
0 |
16 |
0 |
0 |
T23 |
112940 |
17 |
0 |
0 |
T27 |
0 |
96 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
T37 |
0 |
85 |
0 |
0 |
T38 |
0 |
17 |
0 |
0 |
T39 |
0 |
18 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
12 |
0 |
0 |
T42 |
0 |
17 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T46 |
0 |
16 |
0 |
0 |
T47 |
0 |
16 |
0 |
0 |
T48 |
5096073 |
0 |
0 |
0 |
T49 |
66263 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T12,T5 |
1 | 0 | Covered | T1,T12,T5 |
1 | 1 | Covered | T26,T17,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T12,T5 |
1 | 0 | Covered | T26,T17,T18 |
1 | 1 | Covered | T1,T12,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
2019 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
2101 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T12,T5 |
1 | 0 | Covered | T1,T12,T5 |
1 | 1 | Covered | T26,T17,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T12,T5 |
1 | 0 | Covered | T26,T17,T18 |
1 | 1 | Covered | T1,T12,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
2094 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
2094 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T71,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T54,T71,T72 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
993 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
1 |
0 |
0 |
T3 |
3608 |
2 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1077 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
1 |
0 |
0 |
T3 |
246929 |
2 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T71,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T54,T71,T72 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1070 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
1 |
0 |
0 |
T3 |
246929 |
2 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1070 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
1 |
0 |
0 |
T3 |
3608 |
2 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T71,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T54,T71,T72 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1018 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
1 |
0 |
0 |
T3 |
3608 |
2 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1103 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
1 |
0 |
0 |
T3 |
246929 |
2 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T71,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T54,T71,T72 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1095 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
1 |
0 |
0 |
T3 |
246929 |
2 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1095 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
1 |
0 |
0 |
T3 |
3608 |
2 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T71,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T54,T71,T72 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1025 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
1 |
0 |
0 |
T3 |
3608 |
2 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1112 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
1 |
0 |
0 |
T3 |
246929 |
2 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T71,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T54,T71,T72 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1105 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
1 |
0 |
0 |
T3 |
246929 |
2 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1105 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
1 |
0 |
0 |
T3 |
3608 |
2 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1002 |
0 |
0 |
T2 |
599 |
2 |
0 |
0 |
T3 |
3608 |
2 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T71 |
0 |
6 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1085 |
0 |
0 |
T2 |
222958 |
2 |
0 |
0 |
T3 |
246929 |
2 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T71 |
0 |
6 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1078 |
0 |
0 |
T2 |
222958 |
2 |
0 |
0 |
T3 |
246929 |
2 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T71 |
0 |
6 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1078 |
0 |
0 |
T2 |
599 |
2 |
0 |
0 |
T3 |
3608 |
2 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T71 |
0 |
6 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T30,T28,T54 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T30,T28,T54 |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1134 |
0 |
0 |
T2 |
599 |
1 |
0 |
0 |
T3 |
3608 |
1 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
2 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1223 |
0 |
0 |
T2 |
222958 |
1 |
0 |
0 |
T3 |
246929 |
1 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
2 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T15,T16,T21 |
1 | 0 | Covered | T15,T16,T21 |
1 | 1 | Covered | T15,T16,T21 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T15,T16,T21 |
1 | 0 | Covered | T15,T16,T21 |
1 | 1 | Covered | T15,T16,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
2988 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
15844 |
0 |
0 |
0 |
T8 |
13312 |
0 |
0 |
0 |
T9 |
838 |
0 |
0 |
0 |
T15 |
494 |
20 |
0 |
0 |
T16 |
494 |
20 |
0 |
0 |
T21 |
494 |
20 |
0 |
0 |
T23 |
4517 |
0 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T49 |
526 |
0 |
0 |
0 |
T55 |
0 |
40 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
3073 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
205970 |
0 |
0 |
0 |
T8 |
638987 |
0 |
0 |
0 |
T9 |
325144 |
0 |
0 |
0 |
T15 |
247033 |
20 |
0 |
0 |
T16 |
247262 |
20 |
0 |
0 |
T21 |
242228 |
20 |
0 |
0 |
T23 |
108423 |
0 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T49 |
65737 |
0 |
0 |
0 |
T55 |
0 |
40 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T15,T16,T21 |
1 | 0 | Covered | T15,T16,T21 |
1 | 1 | Covered | T15,T16,T21 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T15,T16,T21 |
1 | 0 | Covered | T15,T16,T21 |
1 | 1 | Covered | T15,T16,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
3066 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
205970 |
0 |
0 |
0 |
T8 |
638987 |
0 |
0 |
0 |
T9 |
325144 |
0 |
0 |
0 |
T15 |
247033 |
20 |
0 |
0 |
T16 |
247262 |
20 |
0 |
0 |
T21 |
242228 |
20 |
0 |
0 |
T23 |
108423 |
0 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T49 |
65737 |
0 |
0 |
0 |
T55 |
0 |
40 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
3066 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
15844 |
0 |
0 |
0 |
T8 |
13312 |
0 |
0 |
0 |
T9 |
838 |
0 |
0 |
0 |
T15 |
494 |
20 |
0 |
0 |
T16 |
494 |
20 |
0 |
0 |
T21 |
494 |
20 |
0 |
0 |
T23 |
4517 |
0 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T49 |
526 |
0 |
0 |
0 |
T55 |
0 |
40 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T3 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T3 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6355 |
0 |
0 |
T1 |
353536 |
60 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
20 |
0 |
0 |
T4 |
522 |
20 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
1 |
0 |
0 |
T16 |
494 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6438 |
0 |
0 |
T1 |
238627 |
60 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
20 |
0 |
0 |
T4 |
253206 |
20 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
1 |
0 |
0 |
T16 |
247262 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T3 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T3 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6428 |
0 |
0 |
T1 |
238627 |
60 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
20 |
0 |
0 |
T4 |
253206 |
20 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
1 |
0 |
0 |
T16 |
247262 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6428 |
0 |
0 |
T1 |
353536 |
60 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
20 |
0 |
0 |
T4 |
522 |
20 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
1 |
0 |
0 |
T16 |
494 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T12 |
1 | 0 | Covered | T1,T4,T12 |
1 | 1 | Covered | T1,T4,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T12 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7522 |
0 |
0 |
T1 |
353536 |
62 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
20 |
0 |
0 |
T4 |
522 |
20 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
1 |
0 |
0 |
T16 |
494 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7610 |
0 |
0 |
T1 |
238627 |
62 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
20 |
0 |
0 |
T4 |
253206 |
20 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
1 |
0 |
0 |
T16 |
247262 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T12 |
1 | 0 | Covered | T1,T4,T12 |
1 | 1 | Covered | T1,T4,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T12 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7602 |
0 |
0 |
T1 |
238627 |
62 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
20 |
0 |
0 |
T4 |
253206 |
20 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
1 |
0 |
0 |
T16 |
247262 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7602 |
0 |
0 |
T1 |
353536 |
62 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
20 |
0 |
0 |
T4 |
522 |
20 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
1 |
0 |
0 |
T16 |
494 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T3 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T3 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6206 |
0 |
0 |
T1 |
353536 |
60 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
20 |
0 |
0 |
T4 |
522 |
20 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T45 |
0 |
20 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6292 |
0 |
0 |
T1 |
238627 |
60 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
20 |
0 |
0 |
T4 |
253206 |
20 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T45 |
0 |
20 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T3 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T3 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6282 |
0 |
0 |
T1 |
238627 |
60 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
20 |
0 |
0 |
T4 |
253206 |
20 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T45 |
0 |
20 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6282 |
0 |
0 |
T1 |
353536 |
60 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
20 |
0 |
0 |
T4 |
522 |
20 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T45 |
0 |
20 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T6,T9 |
1 | 0 | Covered | T1,T6,T9 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T6,T9 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T1,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1009 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1095 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T6,T9 |
1 | 0 | Covered | T1,T6,T9 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T6,T9 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T1,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1090 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1090 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T12,T5 |
1 | 0 | Covered | T1,T12,T5 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T12,T5 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T1,T12,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1990 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
2076 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T12,T5 |
1 | 0 | Covered | T1,T12,T5 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T12,T5 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T1,T12,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
2068 |
0 |
0 |
T1 |
238627 |
1 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
2068 |
0 |
0 |
T1 |
353536 |
1 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T22 |
1 | 0 | Covered | T1,T3,T22 |
1 | 1 | Covered | T1,T3,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T22 |
1 | 0 | Covered | T1,T3,T22 |
1 | 1 | Covered | T1,T3,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1341 |
0 |
0 |
T1 |
353536 |
21 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
4 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1424 |
0 |
0 |
T1 |
238627 |
21 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
4 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T22 |
1 | 0 | Covered | T1,T3,T22 |
1 | 1 | Covered | T1,T3,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T22 |
1 | 0 | Covered | T1,T3,T22 |
1 | 1 | Covered | T1,T3,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1418 |
0 |
0 |
T1 |
238627 |
21 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
4 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1418 |
0 |
0 |
T1 |
353536 |
21 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
4 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T22 |
1 | 0 | Covered | T1,T3,T22 |
1 | 1 | Covered | T1,T3,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T22 |
1 | 0 | Covered | T1,T3,T22 |
1 | 1 | Covered | T1,T3,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1128 |
0 |
0 |
T1 |
353536 |
11 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
3 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1211 |
0 |
0 |
T1 |
238627 |
11 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
3 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T22 |
1 | 0 | Covered | T1,T3,T22 |
1 | 1 | Covered | T1,T3,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T22 |
1 | 0 | Covered | T1,T3,T22 |
1 | 1 | Covered | T1,T3,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1205 |
0 |
0 |
T1 |
238627 |
11 |
0 |
0 |
T2 |
222958 |
0 |
0 |
0 |
T3 |
246929 |
3 |
0 |
0 |
T4 |
253206 |
0 |
0 |
0 |
T5 |
230590 |
0 |
0 |
0 |
T12 |
182824 |
0 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1205 |
0 |
0 |
T1 |
353536 |
11 |
0 |
0 |
T2 |
599 |
0 |
0 |
0 |
T3 |
3608 |
3 |
0 |
0 |
T4 |
522 |
0 |
0 |
0 |
T5 |
18447 |
0 |
0 |
0 |
T12 |
15235 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6801 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
79 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
55 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
87 |
0 |
0 |
T70 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6882 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
79 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
55 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
87 |
0 |
0 |
T70 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6875 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
79 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
55 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
87 |
0 |
0 |
T70 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6875 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
79 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
55 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
87 |
0 |
0 |
T70 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6845 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
64 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
84 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T37 |
0 |
61 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
74 |
0 |
0 |
T70 |
0 |
87 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6932 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
64 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
84 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T37 |
0 |
61 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
74 |
0 |
0 |
T70 |
0 |
87 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6926 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
64 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
84 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T37 |
0 |
61 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
74 |
0 |
0 |
T70 |
0 |
87 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6926 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
64 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
84 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T37 |
0 |
61 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
74 |
0 |
0 |
T70 |
0 |
87 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6941 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
74 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
84 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T37 |
0 |
72 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
56 |
0 |
0 |
T70 |
0 |
87 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7028 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
74 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
84 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T37 |
0 |
72 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
56 |
0 |
0 |
T70 |
0 |
87 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7021 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
74 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
84 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T37 |
0 |
72 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
56 |
0 |
0 |
T70 |
0 |
87 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7021 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
74 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
84 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T37 |
0 |
72 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
56 |
0 |
0 |
T70 |
0 |
87 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6789 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
69 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
80 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
87 |
0 |
0 |
T70 |
0 |
71 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6875 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
69 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
80 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
87 |
0 |
0 |
T70 |
0 |
71 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
6867 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
69 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
80 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
87 |
0 |
0 |
T70 |
0 |
71 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
6867 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
69 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
80 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
87 |
0 |
0 |
T70 |
0 |
71 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1166 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1250 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1243 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1243 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1168 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1253 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1246 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1246 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T50,T77,T17 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T50,T77,T17 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1160 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1246 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T50,T77,T17 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T50,T77,T17 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1238 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1238 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1167 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1248 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T23 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1242 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1242 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7581 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
79 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
55 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7668 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
79 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
55 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7662 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
79 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
55 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7662 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
79 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
55 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7525 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
64 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
84 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T37 |
0 |
61 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7614 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
64 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
84 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T37 |
0 |
61 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7607 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
64 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
84 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T37 |
0 |
61 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7607 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
64 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
84 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T37 |
0 |
61 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7653 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
74 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
84 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T37 |
0 |
72 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7739 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
74 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
84 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T37 |
0 |
72 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7733 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
74 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
84 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T37 |
0 |
72 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7733 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
74 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
84 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T37 |
0 |
72 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7476 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
69 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
80 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7561 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
69 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
80 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T12,T5,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T23 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
7555 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
69 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
80 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
7555 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
69 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
80 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
81 |
0 |
0 |
T38 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1967 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
2047 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
2041 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
2041 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1811 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1896 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1889 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1889 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1825 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1909 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1901 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1901 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1821 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1899 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1889 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1889 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1921 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
2003 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1996 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1996 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1812 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1896 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1889 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1889 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1839 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1919 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1913 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1913 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1821 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1904 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T12,T5,T7 |
1 | 1 | Covered | T50,T77,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T5,T7 |
1 | 0 | Covered | T50,T77,T26 |
1 | 1 | Covered | T12,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347279588 |
1894 |
0 |
0 |
T3 |
246929 |
0 |
0 |
0 |
T5 |
230590 |
5 |
0 |
0 |
T6 |
251082 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
182824 |
5 |
0 |
0 |
T13 |
202357 |
0 |
0 |
0 |
T14 |
183648 |
0 |
0 |
0 |
T15 |
247033 |
0 |
0 |
0 |
T16 |
247262 |
0 |
0 |
0 |
T21 |
242228 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
221137 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6699117 |
1894 |
0 |
0 |
T3 |
3608 |
0 |
0 |
0 |
T5 |
18447 |
5 |
0 |
0 |
T6 |
566 |
0 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
15235 |
5 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
494 |
0 |
0 |
0 |
T21 |
494 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
451 |
0 |
0 |
0 |