Summary for Variable cp_h2l_pwrb
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h2l_pwrb
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
821 |
1 |
|
|
T12 |
1 |
|
T14 |
3 |
|
T8 |
1 |
auto[1] |
705 |
1 |
|
|
T12 |
2 |
|
T14 |
1 |
|
T30 |
1 |
Summary for Variable cp_h_ac_present
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h_ac_present
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
907 |
1 |
|
|
T12 |
1 |
|
T14 |
2 |
|
T30 |
1 |
auto[1] |
619 |
1 |
|
|
T12 |
2 |
|
T14 |
2 |
|
T23 |
1 |
Summary for Variable cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
1 |
1 |
50.00 |
Automatically Generated Bins for cp_interrupt_gen
Uncovered bins
NAME | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
0 |
1 |
1 |
|
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1526 |
1 |
|
|
T12 |
3 |
|
T14 |
4 |
|
T30 |
1 |
Summary for Variable cp_l2h_lid_open
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_l2h_lid_open
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
927 |
1 |
|
|
T12 |
2 |
|
T14 |
2 |
|
T30 |
1 |
auto[1] |
599 |
1 |
|
|
T12 |
1 |
|
T14 |
2 |
|
T23 |
1 |
Summary for Variable cp_wakeup_sts
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_wakeup_sts
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1460 |
1 |
|
|
T12 |
3 |
|
T14 |
4 |
|
T30 |
1 |
auto[1] |
66 |
1 |
|
|
T8 |
1 |
|
T11 |
1 |
|
T31 |
1 |
Summary for Cross cross_wkup_sts
Samples crossed: cp_wakeup_sts cp_h2l_pwrb cp_l2h_lid_open cp_h_ac_present cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
23 |
15 |
8 |
34.78 |
15 |
Automatically Generated Cross Bins |
23 |
15 |
8 |
34.78 |
15 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for cross_wkup_sts
Element holes
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[0]] |
* |
* |
* |
-- |
-- |
8 |
|
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[1]] |
* |
-- |
-- |
2 |
|
[auto[1]] |
[auto[1]] |
[auto[1]] |
* |
* |
-- |
-- |
4 |
|
Uncovered bins
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[0]] |
[auto[1]] |
0 |
1 |
1 |
|
Covered bins
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
352 |
1 |
|
|
T12 |
1 |
|
T14 |
1 |
|
T65 |
1 |
auto[0] |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
144 |
1 |
|
|
T14 |
1 |
|
T65 |
1 |
|
T70 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
147 |
1 |
|
|
T66 |
1 |
|
T11 |
1 |
|
T68 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
178 |
1 |
|
|
T14 |
1 |
|
T8 |
1 |
|
T11 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
auto[0] |
214 |
1 |
|
|
T30 |
1 |
|
T23 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
151 |
1 |
|
|
T12 |
1 |
|
T67 |
1 |
|
T11 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
auto[0] |
128 |
1 |
|
|
T14 |
1 |
|
T65 |
1 |
|
T11 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[1] |
auto[0] |
146 |
1 |
|
|
T12 |
1 |
|
T23 |
1 |
|
T66 |
1 |
User Defined Cross Bins for cross_wkup_sts
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid0 |
0 |
Excluded |
invalid1 |
0 |
Excluded |