Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T12 |
1 | 0 | Covered | T4,T2,T12 |
1 | 1 | Covered | T3,T6,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T12 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T4,T2,T12 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
229991 |
0 |
0 |
T1 |
859779 |
0 |
0 |
0 |
T2 |
2285672 |
6 |
0 |
0 |
T3 |
4432155 |
46 |
0 |
0 |
T4 |
127205 |
0 |
0 |
0 |
T5 |
21746000 |
15 |
0 |
0 |
T6 |
940236 |
0 |
0 |
0 |
T7 |
2896732 |
36 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T12 |
725688 |
0 |
0 |
0 |
T13 |
2091224 |
0 |
0 |
0 |
T14 |
7690344 |
0 |
0 |
0 |
T15 |
5667056 |
0 |
0 |
0 |
T16 |
10416075 |
0 |
0 |
0 |
T17 |
1177128 |
0 |
0 |
0 |
T22 |
564606 |
0 |
0 |
0 |
T25 |
7405772 |
14 |
0 |
0 |
T26 |
1905054 |
16 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
33 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
12 |
0 |
0 |
T51 |
0 |
18 |
0 |
0 |
T52 |
0 |
14 |
0 |
0 |
T53 |
0 |
12 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T55 |
3287239 |
0 |
0 |
0 |
T56 |
4619240 |
0 |
0 |
0 |
T57 |
3839664 |
0 |
0 |
0 |
T58 |
218085 |
0 |
0 |
0 |
T59 |
746239 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
232902 |
0 |
0 |
T1 |
859779 |
0 |
0 |
0 |
T2 |
2285672 |
6 |
0 |
0 |
T3 |
4432155 |
46 |
0 |
0 |
T4 |
127205 |
0 |
0 |
0 |
T5 |
21746000 |
15 |
0 |
0 |
T6 |
940236 |
0 |
0 |
0 |
T7 |
2896732 |
36 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T12 |
725688 |
0 |
0 |
0 |
T13 |
2091224 |
0 |
0 |
0 |
T14 |
7690344 |
0 |
0 |
0 |
T15 |
5667056 |
0 |
0 |
0 |
T16 |
10416075 |
0 |
0 |
0 |
T17 |
1177128 |
0 |
0 |
0 |
T22 |
1636 |
0 |
0 |
0 |
T25 |
7405772 |
14 |
0 |
0 |
T26 |
1905054 |
16 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
33 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
12 |
0 |
0 |
T51 |
0 |
18 |
0 |
0 |
T52 |
0 |
14 |
0 |
0 |
T53 |
0 |
12 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T55 |
3287239 |
0 |
0 |
0 |
T56 |
4619240 |
0 |
0 |
0 |
T57 |
3839664 |
0 |
0 |
0 |
T58 |
8552 |
0 |
0 |
0 |
T59 |
5970 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T14 |
1 | 0 | Covered | T4,T2,T14 |
1 | 1 | Covered | T18,T347,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T14 |
1 | 0 | Covered | T18,T347,T348 |
1 | 1 | Covered | T4,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1997 |
0 |
0 |
T1 |
943 |
0 |
0 |
0 |
T2 |
6285 |
2 |
0 |
0 |
T3 |
75299 |
17 |
0 |
0 |
T4 |
507 |
1 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
1 |
0 |
0 |
T15 |
27245 |
1 |
0 |
0 |
T16 |
884 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
2081 |
0 |
0 |
T1 |
285650 |
0 |
0 |
0 |
T2 |
279424 |
2 |
0 |
0 |
T3 |
185416 |
17 |
0 |
0 |
T4 |
126698 |
1 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
1 |
0 |
0 |
T15 |
681137 |
1 |
0 |
0 |
T16 |
415759 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T14 |
1 | 0 | Covered | T4,T2,T14 |
1 | 1 | Covered | T18,T347,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T14 |
1 | 0 | Covered | T18,T347,T348 |
1 | 1 | Covered | T4,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
2073 |
0 |
0 |
T1 |
285650 |
0 |
0 |
0 |
T2 |
279424 |
2 |
0 |
0 |
T3 |
185416 |
17 |
0 |
0 |
T4 |
126698 |
1 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
1 |
0 |
0 |
T15 |
681137 |
1 |
0 |
0 |
T16 |
415759 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
2073 |
0 |
0 |
T1 |
943 |
0 |
0 |
0 |
T2 |
6285 |
2 |
0 |
0 |
T3 |
75299 |
17 |
0 |
0 |
T4 |
507 |
1 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
1 |
0 |
0 |
T15 |
27245 |
1 |
0 |
0 |
T16 |
884 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T2,T12,T3 |
1 | 1 | Covered | T6,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T6,T8,T11 |
1 | 1 | Covered | T2,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
986 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
613 |
1 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1071 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
2 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
90098 |
1 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T2,T12,T3 |
1 | 1 | Covered | T6,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T6,T8,T11 |
1 | 1 | Covered | T2,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1062 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
2 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
90098 |
1 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1062 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
613 |
1 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T2,T12,T3 |
1 | 1 | Covered | T6,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T6,T8,T11 |
1 | 1 | Covered | T2,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1035 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
613 |
1 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1124 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
2 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
90098 |
1 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T2,T12,T3 |
1 | 1 | Covered | T6,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T6,T8,T11 |
1 | 1 | Covered | T2,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1116 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
2 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
90098 |
1 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1116 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
613 |
1 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T2,T12,T3 |
1 | 1 | Covered | T6,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T6,T8,T11 |
1 | 1 | Covered | T2,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1038 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
613 |
1 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1122 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
2 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
90098 |
1 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T2,T12,T3 |
1 | 1 | Covered | T6,T8,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T12,T3 |
1 | 0 | Covered | T6,T8,T11 |
1 | 1 | Covered | T2,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1112 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
2 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
90098 |
1 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1112 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
613 |
1 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T3,T6,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T3,T6,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
987 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T6 |
1738 |
2 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1072 |
0 |
0 |
T3 |
185416 |
2 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T6 |
53570 |
2 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T3,T6,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T3,T6,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1065 |
0 |
0 |
T3 |
185416 |
2 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T6 |
53570 |
2 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1065 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T6 |
1738 |
2 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T3,T5,T35 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T5,T35 |
1 | 1 | Covered | T3,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1137 |
0 |
0 |
T3 |
75299 |
17 |
0 |
0 |
T5 |
17751 |
3 |
0 |
0 |
T6 |
1738 |
1 |
0 |
0 |
T7 |
29126 |
5 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T33 |
0 |
13 |
0 |
0 |
T34 |
0 |
10 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1218 |
0 |
0 |
T3 |
185416 |
17 |
0 |
0 |
T5 |
852089 |
3 |
0 |
0 |
T6 |
53570 |
1 |
0 |
0 |
T7 |
141270 |
5 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T33 |
0 |
13 |
0 |
0 |
T34 |
0 |
10 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
2866 |
0 |
0 |
T22 |
1636 |
20 |
0 |
0 |
T23 |
496 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T38 |
0 |
40 |
0 |
0 |
T51 |
742 |
0 |
0 |
0 |
T58 |
8552 |
0 |
0 |
0 |
T59 |
5970 |
0 |
0 |
0 |
T61 |
1151 |
0 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
7541 |
0 |
0 |
0 |
T69 |
423 |
0 |
0 |
0 |
T70 |
405 |
0 |
0 |
0 |
T71 |
186607 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
2948 |
0 |
0 |
T22 |
564606 |
20 |
0 |
0 |
T23 |
59609 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T38 |
0 |
40 |
0 |
0 |
T51 |
189484 |
0 |
0 |
0 |
T58 |
218085 |
0 |
0 |
0 |
T59 |
746239 |
0 |
0 |
0 |
T61 |
242941 |
0 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
942699 |
0 |
0 |
0 |
T69 |
50927 |
0 |
0 |
0 |
T70 |
195065 |
0 |
0 |
0 |
T71 |
139955 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
2941 |
0 |
0 |
T22 |
564606 |
20 |
0 |
0 |
T23 |
59609 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T38 |
0 |
40 |
0 |
0 |
T51 |
189484 |
0 |
0 |
0 |
T58 |
218085 |
0 |
0 |
0 |
T59 |
746239 |
0 |
0 |
0 |
T61 |
242941 |
0 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
942699 |
0 |
0 |
0 |
T69 |
50927 |
0 |
0 |
0 |
T70 |
195065 |
0 |
0 |
0 |
T71 |
139955 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
2941 |
0 |
0 |
T22 |
1636 |
20 |
0 |
0 |
T23 |
496 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T38 |
0 |
40 |
0 |
0 |
T51 |
742 |
0 |
0 |
0 |
T58 |
8552 |
0 |
0 |
0 |
T59 |
5970 |
0 |
0 |
0 |
T61 |
1151 |
0 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
7541 |
0 |
0 |
0 |
T69 |
423 |
0 |
0 |
0 |
T70 |
405 |
0 |
0 |
0 |
T71 |
186607 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
5997 |
0 |
0 |
T2 |
6285 |
40 |
0 |
0 |
T3 |
75299 |
60 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T14 |
1938 |
20 |
0 |
0 |
T15 |
27245 |
20 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
6088 |
0 |
0 |
T2 |
279424 |
40 |
0 |
0 |
T3 |
185416 |
60 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
20 |
0 |
0 |
T14 |
959355 |
20 |
0 |
0 |
T15 |
681137 |
20 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
6076 |
0 |
0 |
T2 |
279424 |
40 |
0 |
0 |
T3 |
185416 |
60 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
20 |
0 |
0 |
T14 |
959355 |
20 |
0 |
0 |
T15 |
681137 |
20 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
6076 |
0 |
0 |
T2 |
6285 |
40 |
0 |
0 |
T3 |
75299 |
60 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T14 |
1938 |
20 |
0 |
0 |
T15 |
27245 |
20 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T2,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7142 |
0 |
0 |
T1 |
943 |
0 |
0 |
0 |
T2 |
6285 |
42 |
0 |
0 |
T3 |
75299 |
78 |
0 |
0 |
T4 |
507 |
1 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T14 |
1938 |
21 |
0 |
0 |
T15 |
27245 |
21 |
0 |
0 |
T16 |
884 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7232 |
0 |
0 |
T1 |
285650 |
0 |
0 |
0 |
T2 |
279424 |
42 |
0 |
0 |
T3 |
185416 |
78 |
0 |
0 |
T4 |
126698 |
1 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
20 |
0 |
0 |
T14 |
959355 |
21 |
0 |
0 |
T15 |
681137 |
21 |
0 |
0 |
T16 |
415759 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T4,T2,T13 |
1 | 1 | Covered | T2,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T2,T13 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7221 |
0 |
0 |
T1 |
285650 |
0 |
0 |
0 |
T2 |
279424 |
42 |
0 |
0 |
T3 |
185416 |
78 |
0 |
0 |
T4 |
126698 |
1 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
20 |
0 |
0 |
T14 |
959355 |
21 |
0 |
0 |
T15 |
681137 |
21 |
0 |
0 |
T16 |
415759 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7221 |
0 |
0 |
T1 |
943 |
0 |
0 |
0 |
T2 |
6285 |
42 |
0 |
0 |
T3 |
75299 |
78 |
0 |
0 |
T4 |
507 |
1 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T14 |
1938 |
21 |
0 |
0 |
T15 |
27245 |
21 |
0 |
0 |
T16 |
884 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
5902 |
0 |
0 |
T2 |
6285 |
40 |
0 |
0 |
T3 |
75299 |
60 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T14 |
1938 |
20 |
0 |
0 |
T15 |
27245 |
20 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
5993 |
0 |
0 |
T2 |
279424 |
40 |
0 |
0 |
T3 |
185416 |
60 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
20 |
0 |
0 |
T14 |
959355 |
20 |
0 |
0 |
T15 |
681137 |
20 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
5981 |
0 |
0 |
T2 |
279424 |
40 |
0 |
0 |
T3 |
185416 |
60 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
20 |
0 |
0 |
T14 |
959355 |
20 |
0 |
0 |
T15 |
681137 |
20 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
5981 |
0 |
0 |
T2 |
6285 |
40 |
0 |
0 |
T3 |
75299 |
60 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T14 |
1938 |
20 |
0 |
0 |
T15 |
27245 |
20 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
991 |
0 |
0 |
T1 |
943 |
1 |
0 |
0 |
T2 |
6285 |
3 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1078 |
0 |
0 |
T1 |
285650 |
1 |
0 |
0 |
T2 |
279424 |
3 |
0 |
0 |
T3 |
185416 |
1 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1070 |
0 |
0 |
T1 |
285650 |
1 |
0 |
0 |
T2 |
279424 |
3 |
0 |
0 |
T3 |
185416 |
1 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1070 |
0 |
0 |
T1 |
943 |
1 |
0 |
0 |
T2 |
6285 |
3 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
2010 |
0 |
0 |
T1 |
943 |
1 |
0 |
0 |
T2 |
6285 |
4 |
0 |
0 |
T3 |
75299 |
17 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
2093 |
0 |
0 |
T1 |
285650 |
1 |
0 |
0 |
T2 |
279424 |
4 |
0 |
0 |
T3 |
185416 |
17 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
2086 |
0 |
0 |
T1 |
285650 |
1 |
0 |
0 |
T2 |
279424 |
4 |
0 |
0 |
T3 |
185416 |
17 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
2086 |
0 |
0 |
T1 |
943 |
1 |
0 |
0 |
T2 |
6285 |
4 |
0 |
0 |
T3 |
75299 |
17 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T25,T26 |
1 | 0 | Covered | T2,T25,T26 |
1 | 1 | Covered | T25,T26,T36 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T25,T26 |
1 | 0 | Covered | T25,T26,T36 |
1 | 1 | Covered | T2,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1298 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
4 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1379 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
0 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
4 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T25,T26 |
1 | 0 | Covered | T2,T25,T26 |
1 | 1 | Covered | T25,T26,T36 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T25,T26 |
1 | 0 | Covered | T25,T26,T36 |
1 | 1 | Covered | T2,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1373 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
0 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
4 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1373 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
4 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T25,T26 |
1 | 0 | Covered | T2,T25,T26 |
1 | 1 | Covered | T25,T26,T36 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T25,T26 |
1 | 0 | Covered | T25,T26,T36 |
1 | 1 | Covered | T2,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1123 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
3 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1209 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
0 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
3 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T25,T26 |
1 | 0 | Covered | T2,T25,T26 |
1 | 1 | Covered | T25,T26,T36 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T25,T26 |
1 | 0 | Covered | T25,T26,T36 |
1 | 1 | Covered | T2,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1202 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
0 |
0 |
0 |
T5 |
852089 |
0 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
3 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1202 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
3 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7202 |
0 |
0 |
T5 |
17751 |
90 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
80 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T76 |
0 |
87 |
0 |
0 |
T77 |
0 |
59 |
0 |
0 |
T78 |
0 |
74 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7285 |
0 |
0 |
T5 |
852089 |
91 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
80 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T76 |
0 |
87 |
0 |
0 |
T77 |
0 |
59 |
0 |
0 |
T78 |
0 |
74 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7278 |
0 |
0 |
T5 |
852089 |
91 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
80 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T76 |
0 |
87 |
0 |
0 |
T77 |
0 |
59 |
0 |
0 |
T78 |
0 |
74 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7278 |
0 |
0 |
T5 |
17751 |
91 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
80 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T76 |
0 |
87 |
0 |
0 |
T77 |
0 |
59 |
0 |
0 |
T78 |
0 |
74 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7106 |
0 |
0 |
T5 |
17751 |
66 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
79 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
74 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
58 |
0 |
0 |
T76 |
0 |
74 |
0 |
0 |
T77 |
0 |
77 |
0 |
0 |
T78 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7197 |
0 |
0 |
T5 |
852089 |
67 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
79 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
74 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
58 |
0 |
0 |
T76 |
0 |
74 |
0 |
0 |
T77 |
0 |
77 |
0 |
0 |
T78 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7189 |
0 |
0 |
T5 |
852089 |
67 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
79 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
74 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
58 |
0 |
0 |
T76 |
0 |
74 |
0 |
0 |
T77 |
0 |
77 |
0 |
0 |
T78 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7189 |
0 |
0 |
T5 |
17751 |
67 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
79 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
74 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
58 |
0 |
0 |
T76 |
0 |
74 |
0 |
0 |
T77 |
0 |
77 |
0 |
0 |
T78 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7185 |
0 |
0 |
T5 |
17751 |
83 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
86 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
57 |
0 |
0 |
T34 |
0 |
83 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
78 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T76 |
0 |
68 |
0 |
0 |
T77 |
0 |
81 |
0 |
0 |
T78 |
0 |
82 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7273 |
0 |
0 |
T5 |
852089 |
84 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
86 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
57 |
0 |
0 |
T34 |
0 |
83 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
78 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T76 |
0 |
68 |
0 |
0 |
T77 |
0 |
81 |
0 |
0 |
T78 |
0 |
82 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7267 |
0 |
0 |
T5 |
852089 |
84 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
86 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
57 |
0 |
0 |
T34 |
0 |
83 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
78 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T76 |
0 |
68 |
0 |
0 |
T77 |
0 |
81 |
0 |
0 |
T78 |
0 |
82 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7267 |
0 |
0 |
T5 |
17751 |
84 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
86 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
57 |
0 |
0 |
T34 |
0 |
83 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
78 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
83 |
0 |
0 |
T76 |
0 |
68 |
0 |
0 |
T77 |
0 |
81 |
0 |
0 |
T78 |
0 |
82 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7218 |
0 |
0 |
T5 |
17751 |
65 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
79 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T34 |
0 |
82 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
65 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
68 |
0 |
0 |
T76 |
0 |
81 |
0 |
0 |
T77 |
0 |
76 |
0 |
0 |
T78 |
0 |
75 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7301 |
0 |
0 |
T5 |
852089 |
66 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
79 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T34 |
0 |
82 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
65 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
68 |
0 |
0 |
T76 |
0 |
81 |
0 |
0 |
T77 |
0 |
76 |
0 |
0 |
T78 |
0 |
75 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7294 |
0 |
0 |
T5 |
852089 |
66 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
79 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T34 |
0 |
82 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
65 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
68 |
0 |
0 |
T76 |
0 |
81 |
0 |
0 |
T77 |
0 |
76 |
0 |
0 |
T78 |
0 |
75 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7294 |
0 |
0 |
T5 |
17751 |
66 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
79 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T34 |
0 |
82 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
65 |
0 |
0 |
T59 |
0 |
51 |
0 |
0 |
T68 |
0 |
68 |
0 |
0 |
T76 |
0 |
81 |
0 |
0 |
T77 |
0 |
76 |
0 |
0 |
T78 |
0 |
75 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1265 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1349 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1339 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1339 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1298 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1386 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1377 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1377 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1267 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1350 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1343 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1343 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1290 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1377 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T5,T9,T27 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T5,T9,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1370 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
T57 |
202422 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1370 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
0 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
T57 |
277536 |
0 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T76 |
0 |
6 |
0 |
0 |
T77 |
0 |
3 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7842 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
16 |
0 |
0 |
T5 |
17751 |
90 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7927 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
16 |
0 |
0 |
T5 |
852089 |
91 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7920 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
16 |
0 |
0 |
T5 |
852089 |
91 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7920 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
16 |
0 |
0 |
T5 |
17751 |
91 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7683 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
66 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
79 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7772 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
67 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
79 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7765 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
67 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
79 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7765 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
67 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
79 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
67 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7802 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
83 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
86 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
57 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
83 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7887 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
84 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
86 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
57 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
83 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7879 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
84 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
86 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
57 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
83 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7879 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
84 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
86 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
57 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
83 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7800 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
65 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
79 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
82 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7888 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
66 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
79 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
82 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T5,T9,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T5,T9,T27 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
7879 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
66 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
79 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
82 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
7879 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
66 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
79 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
82 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1898 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
16 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1977 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
16 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1970 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
16 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1970 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
16 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1809 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1898 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1890 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1890 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1827 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1913 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1906 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1906 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1840 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1927 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1918 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1918 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1884 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
16 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1968 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
16 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1959 |
0 |
0 |
T2 |
279424 |
1 |
0 |
0 |
T3 |
185416 |
16 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
90098 |
0 |
0 |
0 |
T13 |
260881 |
0 |
0 |
0 |
T14 |
959355 |
0 |
0 |
0 |
T15 |
681137 |
0 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1959 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
16 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T7 |
0 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1849 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1933 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1925 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1925 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1871 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1956 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1950 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1950 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1836 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1920 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T84,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T84,T60,T18 |
1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1457701023 |
1914 |
0 |
0 |
T3 |
185416 |
14 |
0 |
0 |
T5 |
852089 |
5 |
0 |
0 |
T6 |
53570 |
0 |
0 |
0 |
T7 |
141270 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
415759 |
0 |
0 |
0 |
T17 |
48642 |
0 |
0 |
0 |
T25 |
335926 |
0 |
0 |
0 |
T26 |
111460 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
192966 |
0 |
0 |
0 |
T56 |
271150 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8809798 |
1914 |
0 |
0 |
T3 |
75299 |
14 |
0 |
0 |
T5 |
17751 |
5 |
0 |
0 |
T6 |
1738 |
0 |
0 |
0 |
T7 |
29126 |
12 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T26 |
602 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T55 |
401 |
0 |
0 |
0 |
T56 |
570 |
0 |
0 |
0 |