Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T22,T14 |
1 | 0 | Covered | T6,T22,T14 |
1 | 1 | Covered | T8,T37,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T22,T14 |
1 | 0 | Covered | T8,T37,T28 |
1 | 1 | Covered | T6,T22,T14 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
228869 |
0 |
0 |
T1 |
6684253 |
0 |
0 |
0 |
T2 |
17458079 |
80 |
0 |
0 |
T3 |
1215711 |
0 |
0 |
0 |
T6 |
41705 |
0 |
0 |
0 |
T7 |
632326 |
12 |
0 |
0 |
T8 |
1289118 |
98 |
0 |
0 |
T9 |
243736 |
48 |
0 |
0 |
T10 |
0 |
52 |
0 |
0 |
T14 |
13458353 |
64 |
0 |
0 |
T15 |
7345731 |
48 |
0 |
0 |
T16 |
5491902 |
0 |
0 |
0 |
T17 |
865920 |
0 |
0 |
0 |
T18 |
5269160 |
17 |
0 |
0 |
T22 |
7092673 |
17 |
0 |
0 |
T23 |
1305958 |
0 |
0 |
0 |
T29 |
790534 |
12 |
0 |
0 |
T30 |
410446 |
17 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T50 |
917314 |
48 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T54 |
0 |
16 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T56 |
0 |
12 |
0 |
0 |
T57 |
0 |
12 |
0 |
0 |
T58 |
0 |
12 |
0 |
0 |
T59 |
127268 |
0 |
0 |
0 |
T60 |
52760 |
0 |
0 |
0 |
T61 |
204774 |
0 |
0 |
0 |
T62 |
201982 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
232173 |
0 |
0 |
T1 |
6367195 |
0 |
0 |
0 |
T2 |
16658595 |
80 |
0 |
0 |
T3 |
1159173 |
0 |
0 |
0 |
T6 |
490 |
0 |
0 |
0 |
T7 |
632326 |
12 |
0 |
0 |
T8 |
1289118 |
106 |
0 |
0 |
T9 |
243736 |
48 |
0 |
0 |
T10 |
0 |
52 |
0 |
0 |
T14 |
12842778 |
64 |
0 |
0 |
T15 |
7014929 |
48 |
0 |
0 |
T16 |
5231402 |
0 |
0 |
0 |
T17 |
865920 |
0 |
0 |
0 |
T18 |
5269160 |
17 |
0 |
0 |
T22 |
6767869 |
17 |
0 |
0 |
T23 |
1244734 |
0 |
0 |
0 |
T29 |
790534 |
12 |
0 |
0 |
T30 |
410446 |
17 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T50 |
917314 |
48 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T54 |
0 |
16 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T56 |
0 |
12 |
0 |
0 |
T57 |
0 |
12 |
0 |
0 |
T58 |
0 |
12 |
0 |
0 |
T59 |
127268 |
0 |
0 |
0 |
T60 |
52760 |
0 |
0 |
0 |
T61 |
204774 |
0 |
0 |
0 |
T62 |
201982 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T22,T14 |
1 | 0 | Covered | T6,T22,T14 |
1 | 1 | Covered | T31,T32,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T22,T14 |
1 | 0 | Covered | T31,T32,T24 |
1 | 1 | Covered | T6,T22,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1930 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T6 |
490 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T21 |
504 |
0 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
2025 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T6 |
41705 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T21 |
70595 |
0 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T22,T14 |
1 | 0 | Covered | T6,T22,T14 |
1 | 1 | Covered | T31,T32,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T22,T14 |
1 | 0 | Covered | T31,T32,T24 |
1 | 1 | Covered | T6,T22,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
2017 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T6 |
41705 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T21 |
70595 |
0 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
2017 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T6 |
490 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T21 |
504 |
0 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T8,T36,T37 |
1 | 1 | Covered | T37,T28,T67 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T37,T28,T67 |
1 | 1 | Covered | T8,T36,T37 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
960 |
0 |
0 |
T8 |
26040 |
2 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T10 |
13667 |
0 |
0 |
0 |
T11 |
673 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
426 |
0 |
0 |
0 |
T70 |
425 |
0 |
0 |
0 |
T71 |
422 |
0 |
0 |
0 |
T72 |
451 |
0 |
0 |
0 |
T73 |
507 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1055 |
0 |
0 |
T8 |
618519 |
2 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T10 |
314350 |
0 |
0 |
0 |
T11 |
125820 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
57616 |
0 |
0 |
0 |
T70 |
51118 |
0 |
0 |
0 |
T71 |
200278 |
0 |
0 |
0 |
T72 |
56378 |
0 |
0 |
0 |
T73 |
32974 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T8,T36,T37 |
1 | 1 | Covered | T37,T28,T67 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T37,T28,T67 |
1 | 1 | Covered | T8,T36,T37 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1045 |
0 |
0 |
T8 |
618519 |
2 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T10 |
314350 |
0 |
0 |
0 |
T11 |
125820 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
57616 |
0 |
0 |
0 |
T70 |
51118 |
0 |
0 |
0 |
T71 |
200278 |
0 |
0 |
0 |
T72 |
56378 |
0 |
0 |
0 |
T73 |
32974 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1045 |
0 |
0 |
T8 |
26040 |
2 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T10 |
13667 |
0 |
0 |
0 |
T11 |
673 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
426 |
0 |
0 |
0 |
T70 |
425 |
0 |
0 |
0 |
T71 |
422 |
0 |
0 |
0 |
T72 |
451 |
0 |
0 |
0 |
T73 |
507 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T8,T36,T37 |
1 | 1 | Covered | T37,T28,T67 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T37,T28,T67 |
1 | 1 | Covered | T8,T36,T37 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
967 |
0 |
0 |
T8 |
26040 |
2 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T10 |
13667 |
0 |
0 |
0 |
T11 |
673 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
426 |
0 |
0 |
0 |
T70 |
425 |
0 |
0 |
0 |
T71 |
422 |
0 |
0 |
0 |
T72 |
451 |
0 |
0 |
0 |
T73 |
507 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1066 |
0 |
0 |
T8 |
618519 |
2 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T10 |
314350 |
0 |
0 |
0 |
T11 |
125820 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
57616 |
0 |
0 |
0 |
T70 |
51118 |
0 |
0 |
0 |
T71 |
200278 |
0 |
0 |
0 |
T72 |
56378 |
0 |
0 |
0 |
T73 |
32974 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T8,T36,T37 |
1 | 1 | Covered | T37,T28,T67 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T37,T28,T67 |
1 | 1 | Covered | T8,T36,T37 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1058 |
0 |
0 |
T8 |
618519 |
2 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T10 |
314350 |
0 |
0 |
0 |
T11 |
125820 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
57616 |
0 |
0 |
0 |
T70 |
51118 |
0 |
0 |
0 |
T71 |
200278 |
0 |
0 |
0 |
T72 |
56378 |
0 |
0 |
0 |
T73 |
32974 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1058 |
0 |
0 |
T8 |
26040 |
2 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T10 |
13667 |
0 |
0 |
0 |
T11 |
673 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
426 |
0 |
0 |
0 |
T70 |
425 |
0 |
0 |
0 |
T71 |
422 |
0 |
0 |
0 |
T72 |
451 |
0 |
0 |
0 |
T73 |
507 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T8,T36,T37 |
1 | 1 | Covered | T37,T28,T67 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T37,T28,T67 |
1 | 1 | Covered | T8,T36,T37 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
948 |
0 |
0 |
T8 |
26040 |
2 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T10 |
13667 |
0 |
0 |
0 |
T11 |
673 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
426 |
0 |
0 |
0 |
T70 |
425 |
0 |
0 |
0 |
T71 |
422 |
0 |
0 |
0 |
T72 |
451 |
0 |
0 |
0 |
T73 |
507 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1045 |
0 |
0 |
T8 |
618519 |
2 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T10 |
314350 |
0 |
0 |
0 |
T11 |
125820 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
57616 |
0 |
0 |
0 |
T70 |
51118 |
0 |
0 |
0 |
T71 |
200278 |
0 |
0 |
0 |
T72 |
56378 |
0 |
0 |
0 |
T73 |
32974 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T8,T36,T37 |
1 | 1 | Covered | T37,T28,T67 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T36,T37 |
1 | 0 | Covered | T37,T28,T67 |
1 | 1 | Covered | T8,T36,T37 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1036 |
0 |
0 |
T8 |
618519 |
2 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T10 |
314350 |
0 |
0 |
0 |
T11 |
125820 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
57616 |
0 |
0 |
0 |
T70 |
51118 |
0 |
0 |
0 |
T71 |
200278 |
0 |
0 |
0 |
T72 |
56378 |
0 |
0 |
0 |
T73 |
32974 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1036 |
0 |
0 |
T8 |
26040 |
2 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T10 |
13667 |
0 |
0 |
0 |
T11 |
673 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
426 |
0 |
0 |
0 |
T70 |
425 |
0 |
0 |
0 |
T71 |
422 |
0 |
0 |
0 |
T72 |
451 |
0 |
0 |
0 |
T73 |
507 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T27,T28 |
1 | 0 | Covered | T8,T27,T28 |
1 | 1 | Covered | T8,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T27,T28 |
1 | 0 | Covered | T8,T27,T28 |
1 | 1 | Covered | T8,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
927 |
0 |
0 |
T8 |
26040 |
2 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T10 |
13667 |
0 |
0 |
0 |
T11 |
673 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
426 |
0 |
0 |
0 |
T70 |
425 |
0 |
0 |
0 |
T71 |
422 |
0 |
0 |
0 |
T72 |
451 |
0 |
0 |
0 |
T73 |
507 |
0 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1028 |
0 |
0 |
T8 |
618519 |
2 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T10 |
314350 |
0 |
0 |
0 |
T11 |
125820 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
57616 |
0 |
0 |
0 |
T70 |
51118 |
0 |
0 |
0 |
T71 |
200278 |
0 |
0 |
0 |
T72 |
56378 |
0 |
0 |
0 |
T73 |
32974 |
0 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T27,T28 |
1 | 0 | Covered | T8,T27,T28 |
1 | 1 | Covered | T8,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T27,T28 |
1 | 0 | Covered | T8,T27,T28 |
1 | 1 | Covered | T8,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1016 |
0 |
0 |
T8 |
618519 |
2 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T10 |
314350 |
0 |
0 |
0 |
T11 |
125820 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
57616 |
0 |
0 |
0 |
T70 |
51118 |
0 |
0 |
0 |
T71 |
200278 |
0 |
0 |
0 |
T72 |
56378 |
0 |
0 |
0 |
T73 |
32974 |
0 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1016 |
0 |
0 |
T8 |
26040 |
2 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T10 |
13667 |
0 |
0 |
0 |
T11 |
673 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
426 |
0 |
0 |
0 |
T70 |
425 |
0 |
0 |
0 |
T71 |
422 |
0 |
0 |
0 |
T72 |
451 |
0 |
0 |
0 |
T73 |
507 |
0 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T8,T9 |
1 | 0 | Covered | T2,T8,T9 |
1 | 1 | Covered | T28,T41,T247 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T8,T9 |
1 | 0 | Covered | T28,T41,T247 |
1 | 1 | Covered | T2,T8,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1062 |
0 |
0 |
T2 |
16315 |
4 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
0 |
0 |
0 |
T19 |
527 |
0 |
0 |
0 |
T20 |
415 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T29 |
34371 |
0 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T59 |
504 |
0 |
0 |
0 |
T63 |
0 |
12 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1162 |
0 |
0 |
T2 |
815799 |
4 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
0 |
0 |
0 |
T19 |
65857 |
0 |
0 |
0 |
T20 |
68590 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T29 |
360896 |
0 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T59 |
63130 |
0 |
0 |
0 |
T63 |
0 |
12 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T2,T8 |
1 | 0 | Covered | T23,T2,T8 |
1 | 1 | Covered | T23,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T2,T8 |
1 | 0 | Covered | T23,T2,T8 |
1 | 1 | Covered | T23,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
2920 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
20 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
60 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
0 |
0 |
0 |
T19 |
527 |
0 |
0 |
0 |
T23 |
494 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
3015 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
20 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
60 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
0 |
0 |
0 |
T19 |
65857 |
0 |
0 |
0 |
T23 |
61718 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T2,T8 |
1 | 0 | Covered | T23,T2,T8 |
1 | 1 | Covered | T23,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T2,T8 |
1 | 0 | Covered | T23,T2,T8 |
1 | 1 | Covered | T23,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
3006 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
20 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
60 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
0 |
0 |
0 |
T19 |
65857 |
0 |
0 |
0 |
T23 |
61718 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
3006 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
20 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
60 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
0 |
0 |
0 |
T19 |
527 |
0 |
0 |
0 |
T23 |
494 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
6624 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
1 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T4 |
503 |
20 |
0 |
0 |
T5 |
524 |
20 |
0 |
0 |
T6 |
490 |
0 |
0 |
0 |
T7 |
0 |
80 |
0 |
0 |
T8 |
0 |
83 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T21 |
504 |
20 |
0 |
0 |
T22 |
6629 |
0 |
0 |
0 |
T23 |
494 |
1 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
6726 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
1 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T4 |
120983 |
20 |
0 |
0 |
T5 |
65521 |
20 |
0 |
0 |
T6 |
41705 |
0 |
0 |
0 |
T7 |
0 |
80 |
0 |
0 |
T8 |
0 |
83 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T21 |
70595 |
20 |
0 |
0 |
T22 |
331433 |
0 |
0 |
0 |
T23 |
61718 |
1 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
6712 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
1 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T4 |
120983 |
20 |
0 |
0 |
T5 |
65521 |
20 |
0 |
0 |
T6 |
41705 |
0 |
0 |
0 |
T7 |
0 |
80 |
0 |
0 |
T8 |
0 |
83 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T21 |
70595 |
20 |
0 |
0 |
T22 |
331433 |
0 |
0 |
0 |
T23 |
61718 |
1 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
6712 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
1 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T4 |
503 |
20 |
0 |
0 |
T5 |
524 |
20 |
0 |
0 |
T6 |
490 |
0 |
0 |
0 |
T7 |
0 |
80 |
0 |
0 |
T8 |
0 |
83 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T21 |
504 |
20 |
0 |
0 |
T22 |
6629 |
0 |
0 |
0 |
T23 |
494 |
1 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7797 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
6 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T4 |
503 |
20 |
0 |
0 |
T5 |
524 |
20 |
0 |
0 |
T6 |
490 |
1 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T21 |
504 |
20 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7893 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
6 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T4 |
120983 |
20 |
0 |
0 |
T5 |
65521 |
20 |
0 |
0 |
T6 |
41705 |
1 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T21 |
70595 |
20 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7879 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
6 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T4 |
120983 |
20 |
0 |
0 |
T5 |
65521 |
20 |
0 |
0 |
T6 |
41705 |
1 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T21 |
70595 |
20 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7879 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
6 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T4 |
503 |
20 |
0 |
0 |
T5 |
524 |
20 |
0 |
0 |
T6 |
490 |
1 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T21 |
504 |
20 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
6523 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T4 |
503 |
20 |
0 |
0 |
T5 |
524 |
20 |
0 |
0 |
T6 |
490 |
0 |
0 |
0 |
T7 |
0 |
80 |
0 |
0 |
T8 |
0 |
80 |
0 |
0 |
T13 |
0 |
140 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T21 |
504 |
20 |
0 |
0 |
T22 |
6629 |
0 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
6621 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T4 |
120983 |
20 |
0 |
0 |
T5 |
65521 |
20 |
0 |
0 |
T6 |
41705 |
0 |
0 |
0 |
T7 |
0 |
80 |
0 |
0 |
T8 |
0 |
80 |
0 |
0 |
T13 |
0 |
140 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T21 |
70595 |
20 |
0 |
0 |
T22 |
331433 |
0 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
6610 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T4 |
120983 |
20 |
0 |
0 |
T5 |
65521 |
20 |
0 |
0 |
T6 |
41705 |
0 |
0 |
0 |
T7 |
0 |
80 |
0 |
0 |
T8 |
0 |
80 |
0 |
0 |
T13 |
0 |
140 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T21 |
70595 |
20 |
0 |
0 |
T22 |
331433 |
0 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
6610 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T4 |
503 |
20 |
0 |
0 |
T5 |
524 |
20 |
0 |
0 |
T6 |
490 |
0 |
0 |
0 |
T7 |
0 |
80 |
0 |
0 |
T8 |
0 |
80 |
0 |
0 |
T13 |
0 |
140 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T21 |
504 |
20 |
0 |
0 |
T22 |
6629 |
0 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T3,T8 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T1,T3,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1009 |
0 |
0 |
T1 |
635 |
1 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
0 |
0 |
0 |
T19 |
527 |
0 |
0 |
0 |
T20 |
415 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1109 |
0 |
0 |
T1 |
317693 |
1 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
0 |
0 |
0 |
T19 |
65857 |
0 |
0 |
0 |
T20 |
68590 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T3,T8 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T1,T3,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1101 |
0 |
0 |
T1 |
317693 |
1 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
0 |
0 |
0 |
T19 |
65857 |
0 |
0 |
0 |
T20 |
68590 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1101 |
0 |
0 |
T1 |
635 |
1 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
0 |
0 |
0 |
T19 |
527 |
0 |
0 |
0 |
T20 |
415 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T1,T14 |
1 | 0 | Covered | T22,T1,T14 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T1,T14 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1949 |
0 |
0 |
T1 |
635 |
1 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
2045 |
0 |
0 |
T1 |
317693 |
1 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T1,T14 |
1 | 0 | Covered | T22,T1,T14 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T1,T14 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
2035 |
0 |
0 |
T1 |
317693 |
1 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
2035 |
0 |
0 |
T1 |
635 |
1 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T7,T8 |
1 | 0 | Covered | T29,T7,T8 |
1 | 1 | Covered | T29,T7,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T7,T8 |
1 | 0 | Covered | T29,T7,T8 |
1 | 1 | Covered | T29,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1296 |
0 |
0 |
T7 |
6322 |
2 |
0 |
0 |
T8 |
26040 |
16 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T29 |
34371 |
3 |
0 |
0 |
T30 |
5700 |
0 |
0 |
0 |
T50 |
8992 |
0 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
504 |
0 |
0 |
0 |
T60 |
432 |
0 |
0 |
0 |
T61 |
846 |
0 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1397 |
0 |
0 |
T7 |
309841 |
2 |
0 |
0 |
T8 |
618519 |
16 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T29 |
360896 |
3 |
0 |
0 |
T30 |
199523 |
0 |
0 |
0 |
T50 |
449665 |
0 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
63130 |
0 |
0 |
0 |
T60 |
25948 |
0 |
0 |
0 |
T61 |
101541 |
0 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T7,T8 |
1 | 0 | Covered | T29,T7,T8 |
1 | 1 | Covered | T29,T7,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T7,T8 |
1 | 0 | Covered | T29,T7,T8 |
1 | 1 | Covered | T29,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1386 |
0 |
0 |
T7 |
309841 |
2 |
0 |
0 |
T8 |
618519 |
16 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T29 |
360896 |
3 |
0 |
0 |
T30 |
199523 |
0 |
0 |
0 |
T50 |
449665 |
0 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
63130 |
0 |
0 |
0 |
T60 |
25948 |
0 |
0 |
0 |
T61 |
101541 |
0 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1386 |
0 |
0 |
T7 |
6322 |
2 |
0 |
0 |
T8 |
26040 |
16 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T29 |
34371 |
3 |
0 |
0 |
T30 |
5700 |
0 |
0 |
0 |
T50 |
8992 |
0 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
504 |
0 |
0 |
0 |
T60 |
432 |
0 |
0 |
0 |
T61 |
846 |
0 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T7,T8 |
1 | 0 | Covered | T29,T7,T8 |
1 | 1 | Covered | T29,T7,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T7,T8 |
1 | 0 | Covered | T29,T7,T8 |
1 | 1 | Covered | T29,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1121 |
0 |
0 |
T7 |
6322 |
2 |
0 |
0 |
T8 |
26040 |
11 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T29 |
34371 |
3 |
0 |
0 |
T30 |
5700 |
0 |
0 |
0 |
T50 |
8992 |
0 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
504 |
0 |
0 |
0 |
T60 |
432 |
0 |
0 |
0 |
T61 |
846 |
0 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1214 |
0 |
0 |
T7 |
309841 |
2 |
0 |
0 |
T8 |
618519 |
11 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T29 |
360896 |
3 |
0 |
0 |
T30 |
199523 |
0 |
0 |
0 |
T50 |
449665 |
0 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
63130 |
0 |
0 |
0 |
T60 |
25948 |
0 |
0 |
0 |
T61 |
101541 |
0 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T7,T8 |
1 | 0 | Covered | T29,T7,T8 |
1 | 1 | Covered | T29,T7,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T7,T8 |
1 | 0 | Covered | T29,T7,T8 |
1 | 1 | Covered | T29,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1204 |
0 |
0 |
T7 |
309841 |
2 |
0 |
0 |
T8 |
618519 |
11 |
0 |
0 |
T9 |
112841 |
0 |
0 |
0 |
T29 |
360896 |
3 |
0 |
0 |
T30 |
199523 |
0 |
0 |
0 |
T50 |
449665 |
0 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
63130 |
0 |
0 |
0 |
T60 |
25948 |
0 |
0 |
0 |
T61 |
101541 |
0 |
0 |
0 |
T62 |
100581 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1204 |
0 |
0 |
T7 |
6322 |
2 |
0 |
0 |
T8 |
26040 |
11 |
0 |
0 |
T9 |
9027 |
0 |
0 |
0 |
T29 |
34371 |
3 |
0 |
0 |
T30 |
5700 |
0 |
0 |
0 |
T50 |
8992 |
0 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
504 |
0 |
0 |
0 |
T60 |
432 |
0 |
0 |
0 |
T61 |
846 |
0 |
0 |
0 |
T62 |
410 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7075 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
54 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
92 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
63 |
0 |
0 |
T38 |
0 |
91 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T49 |
0 |
75 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
69 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7169 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
54 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
92 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
63 |
0 |
0 |
T38 |
0 |
91 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T49 |
0 |
75 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
69 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7158 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
54 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
92 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
63 |
0 |
0 |
T38 |
0 |
91 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T49 |
0 |
75 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
69 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7158 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
54 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
92 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
63 |
0 |
0 |
T38 |
0 |
91 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T49 |
0 |
75 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
69 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
6987 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
70 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T38 |
0 |
69 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T49 |
0 |
85 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
58 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7083 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
70 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T38 |
0 |
69 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T49 |
0 |
85 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
58 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7076 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
70 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T38 |
0 |
69 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T49 |
0 |
85 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
58 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7076 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
70 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T38 |
0 |
69 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T49 |
0 |
85 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
58 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7020 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
75 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
92 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T38 |
0 |
81 |
0 |
0 |
T40 |
0 |
98 |
0 |
0 |
T49 |
0 |
61 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
82 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7116 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
75 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
92 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T38 |
0 |
81 |
0 |
0 |
T40 |
0 |
98 |
0 |
0 |
T49 |
0 |
61 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
82 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7107 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
75 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
92 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T38 |
0 |
81 |
0 |
0 |
T40 |
0 |
98 |
0 |
0 |
T49 |
0 |
61 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
82 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7107 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
75 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
92 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T38 |
0 |
81 |
0 |
0 |
T40 |
0 |
98 |
0 |
0 |
T49 |
0 |
61 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
82 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7078 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
85 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
61 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T38 |
0 |
69 |
0 |
0 |
T40 |
0 |
85 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
70 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7179 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
85 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
61 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T38 |
0 |
70 |
0 |
0 |
T40 |
0 |
85 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
70 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7168 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
85 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
61 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T38 |
0 |
70 |
0 |
0 |
T40 |
0 |
85 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
70 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7168 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
85 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
61 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T38 |
0 |
70 |
0 |
0 |
T40 |
0 |
85 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T51 |
0 |
51 |
0 |
0 |
T80 |
0 |
70 |
0 |
0 |
T81 |
0 |
83 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1153 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1251 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1242 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1242 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1128 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1228 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1218 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1218 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1139 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1239 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1228 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1228 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1152 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1245 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T18,T30 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T18,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1236 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
0 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
0 |
0 |
0 |
T15 |
340531 |
0 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1236 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
0 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
0 |
0 |
0 |
T15 |
9729 |
0 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7756 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
92 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
63 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7856 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
6 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
92 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
63 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7845 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
92 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
63 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7845 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
92 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
63 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7608 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
70 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7701 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
70 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7690 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
70 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7690 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
68 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
70 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7583 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
75 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
92 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7676 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
75 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
92 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7668 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
75 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
92 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7668 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
75 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
92 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7667 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
85 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
61 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7765 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
85 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
61 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T22,T18,T30 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T18,T30 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
7754 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
85 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
51 |
0 |
0 |
T22 |
331433 |
61 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
7754 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
85 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
51 |
0 |
0 |
T22 |
6629 |
61 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
85 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1831 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1926 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
6 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1917 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1917 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1754 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1854 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1844 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1844 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1754 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1849 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1837 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1837 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1745 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1841 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1833 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1833 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1835 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1927 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
6 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1916 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1916 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1735 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1833 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1822 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1822 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1768 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1869 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1859 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1859 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1728 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1825 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T22,T14,T2 |
1 | 1 | Covered | T87,T88,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T14,T2 |
1 | 0 | Covered | T87,T88,T31 |
1 | 1 | Covered | T22,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422806683 |
1817 |
0 |
0 |
T1 |
317693 |
0 |
0 |
0 |
T2 |
815799 |
5 |
0 |
0 |
T3 |
57231 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
628533 |
4 |
0 |
0 |
T15 |
340531 |
3 |
0 |
0 |
T16 |
261022 |
0 |
0 |
0 |
T17 |
42888 |
0 |
0 |
0 |
T18 |
258292 |
1 |
0 |
0 |
T22 |
331433 |
1 |
0 |
0 |
T23 |
61718 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7724505 |
1817 |
0 |
0 |
T1 |
635 |
0 |
0 |
0 |
T2 |
16315 |
5 |
0 |
0 |
T3 |
693 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
12958 |
4 |
0 |
0 |
T15 |
9729 |
3 |
0 |
0 |
T16 |
522 |
0 |
0 |
0 |
T17 |
408 |
0 |
0 |
0 |
T18 |
5166 |
1 |
0 |
0 |
T22 |
6629 |
1 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |