Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T22,T63,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T22,T63,T65 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
220328 |
0 |
0 |
T1 |
7683144 |
160 |
0 |
0 |
T2 |
1285935 |
0 |
0 |
0 |
T3 |
5021814 |
192 |
0 |
0 |
T4 |
1337798 |
18 |
0 |
0 |
T5 |
5043978 |
128 |
0 |
0 |
T6 |
1680544 |
96 |
0 |
0 |
T12 |
11893833 |
14 |
0 |
0 |
T13 |
809487 |
0 |
0 |
0 |
T14 |
1661625 |
0 |
0 |
0 |
T15 |
8462809 |
17 |
0 |
0 |
T16 |
1317818 |
0 |
0 |
0 |
T17 |
5835902 |
0 |
0 |
0 |
T23 |
0 |
48 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T26 |
2032344 |
0 |
0 |
0 |
T27 |
1056992 |
34 |
0 |
0 |
T28 |
0 |
204 |
0 |
0 |
T32 |
521528 |
112 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
104876 |
104 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T49 |
0 |
80 |
0 |
0 |
T50 |
0 |
12 |
0 |
0 |
T51 |
0 |
14 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T54 |
0 |
14 |
0 |
0 |
T55 |
675104 |
0 |
0 |
0 |
T56 |
779112 |
0 |
0 |
0 |
T57 |
59416 |
0 |
0 |
0 |
T58 |
105066 |
0 |
0 |
0 |
T59 |
256069 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
223232 |
0 |
0 |
T1 |
7683144 |
160 |
0 |
0 |
T2 |
1285935 |
0 |
0 |
0 |
T3 |
5021814 |
192 |
0 |
0 |
T4 |
1337798 |
18 |
0 |
0 |
T5 |
5043978 |
128 |
0 |
0 |
T6 |
1680544 |
96 |
0 |
0 |
T12 |
11893833 |
14 |
0 |
0 |
T13 |
809487 |
0 |
0 |
0 |
T14 |
1661625 |
0 |
0 |
0 |
T15 |
8462809 |
17 |
0 |
0 |
T16 |
1317818 |
0 |
0 |
0 |
T17 |
5835902 |
0 |
0 |
0 |
T23 |
0 |
48 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T26 |
2032344 |
0 |
0 |
0 |
T27 |
1056992 |
34 |
0 |
0 |
T28 |
0 |
204 |
0 |
0 |
T32 |
21593 |
112 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
22078 |
104 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T49 |
0 |
80 |
0 |
0 |
T50 |
0 |
12 |
0 |
0 |
T51 |
0 |
14 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T54 |
0 |
14 |
0 |
0 |
T55 |
675104 |
0 |
0 |
0 |
T56 |
779112 |
0 |
0 |
0 |
T57 |
423 |
0 |
0 |
0 |
T58 |
403 |
0 |
0 |
0 |
T59 |
522 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T18,T330,T98 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T18,T330,T98 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1922 |
0 |
0 |
T1 |
28580 |
10 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
7 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
2006 |
0 |
0 |
T1 |
337284 |
10 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
7 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T18,T330,T98 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T18,T330,T98 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1992 |
0 |
0 |
T1 |
337284 |
10 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
7 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1992 |
0 |
0 |
T1 |
28580 |
10 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
7 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T32,T25,T22 |
1 | 1 | Covered | T63,T65,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T63,T65,T82 |
1 | 1 | Covered | T32,T25,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
868 |
0 |
0 |
T10 |
12081 |
0 |
0 |
0 |
T11 |
839 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
21593 |
1 |
0 |
0 |
T45 |
22078 |
0 |
0 |
0 |
T52 |
5100 |
0 |
0 |
0 |
T57 |
423 |
0 |
0 |
0 |
T58 |
403 |
0 |
0 |
0 |
T59 |
522 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
402 |
0 |
0 |
0 |
T68 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
954 |
0 |
0 |
T10 |
579873 |
0 |
0 |
0 |
T11 |
78877 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
521528 |
1 |
0 |
0 |
T45 |
104876 |
0 |
0 |
0 |
T52 |
229506 |
0 |
0 |
0 |
T57 |
59416 |
0 |
0 |
0 |
T58 |
105066 |
0 |
0 |
0 |
T59 |
256069 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
122991 |
0 |
0 |
0 |
T68 |
195204 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T32,T25,T22 |
1 | 1 | Covered | T63,T65,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T63,T65,T82 |
1 | 1 | Covered | T32,T25,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
941 |
0 |
0 |
T10 |
579873 |
0 |
0 |
0 |
T11 |
78877 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
521528 |
1 |
0 |
0 |
T45 |
104876 |
0 |
0 |
0 |
T52 |
229506 |
0 |
0 |
0 |
T57 |
59416 |
0 |
0 |
0 |
T58 |
105066 |
0 |
0 |
0 |
T59 |
256069 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
122991 |
0 |
0 |
0 |
T68 |
195204 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
941 |
0 |
0 |
T10 |
12081 |
0 |
0 |
0 |
T11 |
839 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
21593 |
1 |
0 |
0 |
T45 |
22078 |
0 |
0 |
0 |
T52 |
5100 |
0 |
0 |
0 |
T57 |
423 |
0 |
0 |
0 |
T58 |
403 |
0 |
0 |
0 |
T59 |
522 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
402 |
0 |
0 |
0 |
T68 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T32,T25,T22 |
1 | 1 | Covered | T63,T65,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T63,T65,T82 |
1 | 1 | Covered | T32,T25,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
905 |
0 |
0 |
T10 |
12081 |
0 |
0 |
0 |
T11 |
839 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
21593 |
1 |
0 |
0 |
T45 |
22078 |
0 |
0 |
0 |
T52 |
5100 |
0 |
0 |
0 |
T57 |
423 |
0 |
0 |
0 |
T58 |
403 |
0 |
0 |
0 |
T59 |
522 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
402 |
0 |
0 |
0 |
T68 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
986 |
0 |
0 |
T10 |
579873 |
0 |
0 |
0 |
T11 |
78877 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
521528 |
1 |
0 |
0 |
T45 |
104876 |
0 |
0 |
0 |
T52 |
229506 |
0 |
0 |
0 |
T57 |
59416 |
0 |
0 |
0 |
T58 |
105066 |
0 |
0 |
0 |
T59 |
256069 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
122991 |
0 |
0 |
0 |
T68 |
195204 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T32,T25,T22 |
1 | 1 | Covered | T63,T65,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T63,T65,T82 |
1 | 1 | Covered | T32,T25,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
972 |
0 |
0 |
T10 |
579873 |
0 |
0 |
0 |
T11 |
78877 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
521528 |
1 |
0 |
0 |
T45 |
104876 |
0 |
0 |
0 |
T52 |
229506 |
0 |
0 |
0 |
T57 |
59416 |
0 |
0 |
0 |
T58 |
105066 |
0 |
0 |
0 |
T59 |
256069 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
122991 |
0 |
0 |
0 |
T68 |
195204 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
972 |
0 |
0 |
T10 |
12081 |
0 |
0 |
0 |
T11 |
839 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
21593 |
1 |
0 |
0 |
T45 |
22078 |
0 |
0 |
0 |
T52 |
5100 |
0 |
0 |
0 |
T57 |
423 |
0 |
0 |
0 |
T58 |
403 |
0 |
0 |
0 |
T59 |
522 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
402 |
0 |
0 |
0 |
T68 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T32,T25,T22 |
1 | 1 | Covered | T63,T65,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T63,T65,T82 |
1 | 1 | Covered | T32,T25,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
826 |
0 |
0 |
T10 |
12081 |
0 |
0 |
0 |
T11 |
839 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
21593 |
1 |
0 |
0 |
T45 |
22078 |
0 |
0 |
0 |
T52 |
5100 |
0 |
0 |
0 |
T57 |
423 |
0 |
0 |
0 |
T58 |
403 |
0 |
0 |
0 |
T59 |
522 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
402 |
0 |
0 |
0 |
T68 |
402 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
912 |
0 |
0 |
T10 |
579873 |
0 |
0 |
0 |
T11 |
78877 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
521528 |
1 |
0 |
0 |
T45 |
104876 |
0 |
0 |
0 |
T52 |
229506 |
0 |
0 |
0 |
T57 |
59416 |
0 |
0 |
0 |
T58 |
105066 |
0 |
0 |
0 |
T59 |
256069 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
122991 |
0 |
0 |
0 |
T68 |
195204 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T32,T25,T22 |
1 | 1 | Covered | T63,T65,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T32,T25,T22 |
1 | 0 | Covered | T63,T65,T82 |
1 | 1 | Covered | T32,T25,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
901 |
0 |
0 |
T10 |
579873 |
0 |
0 |
0 |
T11 |
78877 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
521528 |
1 |
0 |
0 |
T45 |
104876 |
0 |
0 |
0 |
T52 |
229506 |
0 |
0 |
0 |
T57 |
59416 |
0 |
0 |
0 |
T58 |
105066 |
0 |
0 |
0 |
T59 |
256069 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
122991 |
0 |
0 |
0 |
T68 |
195204 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
901 |
0 |
0 |
T10 |
12081 |
0 |
0 |
0 |
T11 |
839 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T32 |
21593 |
1 |
0 |
0 |
T45 |
22078 |
0 |
0 |
0 |
T52 |
5100 |
0 |
0 |
0 |
T57 |
423 |
0 |
0 |
0 |
T58 |
403 |
0 |
0 |
0 |
T59 |
522 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
402 |
0 |
0 |
0 |
T68 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
861 |
0 |
0 |
T22 |
583 |
2 |
0 |
0 |
T23 |
40884 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T35 |
10526 |
0 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T54 |
696 |
0 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
4 |
0 |
0 |
T69 |
491 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T85 |
0 |
4 |
0 |
0 |
T86 |
422 |
0 |
0 |
0 |
T87 |
421 |
0 |
0 |
0 |
T88 |
522 |
0 |
0 |
0 |
T89 |
981 |
0 |
0 |
0 |
T90 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
947 |
0 |
0 |
T22 |
57262 |
2 |
0 |
0 |
T23 |
543324 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T35 |
242111 |
0 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T54 |
299489 |
0 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
4 |
0 |
0 |
T69 |
245979 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T85 |
0 |
4 |
0 |
0 |
T86 |
154328 |
0 |
0 |
0 |
T87 |
211124 |
0 |
0 |
0 |
T88 |
162047 |
0 |
0 |
0 |
T89 |
88323 |
0 |
0 |
0 |
T90 |
198636 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
934 |
0 |
0 |
T22 |
57262 |
2 |
0 |
0 |
T23 |
543324 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T35 |
242111 |
0 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T54 |
299489 |
0 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
4 |
0 |
0 |
T69 |
245979 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T85 |
0 |
4 |
0 |
0 |
T86 |
154328 |
0 |
0 |
0 |
T87 |
211124 |
0 |
0 |
0 |
T88 |
162047 |
0 |
0 |
0 |
T89 |
88323 |
0 |
0 |
0 |
T90 |
198636 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
934 |
0 |
0 |
T22 |
583 |
2 |
0 |
0 |
T23 |
40884 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T35 |
10526 |
0 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T54 |
696 |
0 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
4 |
0 |
0 |
T69 |
491 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T85 |
0 |
4 |
0 |
0 |
T86 |
422 |
0 |
0 |
0 |
T87 |
421 |
0 |
0 |
0 |
T88 |
522 |
0 |
0 |
0 |
T89 |
981 |
0 |
0 |
0 |
T90 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T5,T10,T35 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T5,T10,T35 |
1 | 1 | Covered | T1,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1082 |
0 |
0 |
T1 |
28580 |
3 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
11 |
0 |
0 |
T5 |
21555 |
9 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1168 |
0 |
0 |
T1 |
337284 |
3 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
11 |
0 |
0 |
T5 |
258666 |
9 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T25 |
1 | 0 | Covered | T4,T1,T25 |
1 | 1 | Covered | T4,T1,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T25 |
1 | 0 | Covered | T4,T1,T25 |
1 | 1 | Covered | T4,T1,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
2835 |
0 |
0 |
T1 |
28580 |
40 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
20 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
2918 |
0 |
0 |
T1 |
337284 |
40 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
20 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T25 |
1 | 0 | Covered | T4,T1,T25 |
1 | 1 | Covered | T4,T1,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T25 |
1 | 0 | Covered | T4,T1,T25 |
1 | 1 | Covered | T4,T1,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
2907 |
0 |
0 |
T1 |
337284 |
40 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
20 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
2907 |
0 |
0 |
T1 |
28580 |
40 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
20 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T44 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T1,T13 |
1 | 1 | Covered | T4,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T1,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6286 |
0 |
0 |
T1 |
28580 |
2 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
21 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
20 |
0 |
0 |
T14 |
524 |
20 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6373 |
0 |
0 |
T1 |
337284 |
2 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
21 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
20 |
0 |
0 |
T14 |
78601 |
20 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T1,T13 |
1 | 1 | Covered | T4,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T1,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6356 |
0 |
0 |
T1 |
337284 |
2 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
21 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
20 |
0 |
0 |
T14 |
78601 |
20 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6356 |
0 |
0 |
T1 |
28580 |
2 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
21 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
20 |
0 |
0 |
T14 |
524 |
20 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T1,T13 |
1 | 1 | Covered | T4,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T1,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7467 |
0 |
0 |
T1 |
28580 |
15 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
22 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
20 |
0 |
0 |
T14 |
524 |
20 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7557 |
0 |
0 |
T1 |
337284 |
15 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
22 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
20 |
0 |
0 |
T14 |
78601 |
20 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T1,T13 |
1 | 1 | Covered | T4,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T1,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7543 |
0 |
0 |
T1 |
337284 |
15 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
22 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
20 |
0 |
0 |
T14 |
78601 |
20 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7543 |
0 |
0 |
T1 |
28580 |
15 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
22 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
20 |
0 |
0 |
T14 |
524 |
20 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T13,T14 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T13,T14 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T13,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6193 |
0 |
0 |
T1 |
28580 |
0 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
20 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
20 |
0 |
0 |
T14 |
524 |
20 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6280 |
0 |
0 |
T1 |
337284 |
0 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
20 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
20 |
0 |
0 |
T14 |
78601 |
20 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T13,T14 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T13,T14 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T13,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6262 |
0 |
0 |
T1 |
337284 |
0 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
20 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
20 |
0 |
0 |
T14 |
78601 |
20 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6262 |
0 |
0 |
T1 |
28580 |
0 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
20 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
20 |
0 |
0 |
T14 |
524 |
20 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T2,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
933 |
0 |
0 |
T1 |
28580 |
1 |
0 |
0 |
T2 |
606 |
1 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1020 |
0 |
0 |
T1 |
337284 |
1 |
0 |
0 |
T2 |
60629 |
1 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T2,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1006 |
0 |
0 |
T1 |
337284 |
1 |
0 |
0 |
T2 |
60629 |
1 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1006 |
0 |
0 |
T1 |
28580 |
1 |
0 |
0 |
T2 |
606 |
1 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1921 |
0 |
0 |
T1 |
28580 |
10 |
0 |
0 |
T2 |
606 |
1 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
2005 |
0 |
0 |
T1 |
337284 |
10 |
0 |
0 |
T2 |
60629 |
1 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1991 |
0 |
0 |
T1 |
337284 |
10 |
0 |
0 |
T2 |
60629 |
1 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1991 |
0 |
0 |
T1 |
28580 |
10 |
0 |
0 |
T2 |
606 |
1 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T12 |
1 | 0 | Covered | T4,T1,T12 |
1 | 1 | Covered | T4,T1,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T12 |
1 | 0 | Covered | T4,T1,T12 |
1 | 1 | Covered | T4,T1,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1288 |
0 |
0 |
T1 |
28580 |
5 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
4 |
0 |
0 |
T12 |
62930 |
4 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1375 |
0 |
0 |
T1 |
337284 |
5 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
4 |
0 |
0 |
T12 |
503443 |
4 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T12 |
1 | 0 | Covered | T4,T1,T12 |
1 | 1 | Covered | T4,T1,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T12 |
1 | 0 | Covered | T4,T1,T12 |
1 | 1 | Covered | T4,T1,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1360 |
0 |
0 |
T1 |
337284 |
5 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
4 |
0 |
0 |
T12 |
503443 |
4 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1360 |
0 |
0 |
T1 |
28580 |
5 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
4 |
0 |
0 |
T12 |
62930 |
4 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T12 |
1 | 0 | Covered | T4,T1,T12 |
1 | 1 | Covered | T4,T1,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T12 |
1 | 0 | Covered | T4,T1,T12 |
1 | 1 | Covered | T4,T1,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1093 |
0 |
0 |
T1 |
28580 |
3 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
3 |
0 |
0 |
T12 |
62930 |
3 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T23 |
0 |
9 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1178 |
0 |
0 |
T1 |
337284 |
3 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
3 |
0 |
0 |
T12 |
503443 |
3 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T23 |
0 |
9 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T12 |
1 | 0 | Covered | T4,T1,T12 |
1 | 1 | Covered | T4,T1,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T12 |
1 | 0 | Covered | T4,T1,T12 |
1 | 1 | Covered | T4,T1,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1163 |
0 |
0 |
T1 |
337284 |
3 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T4 |
119210 |
3 |
0 |
0 |
T12 |
503443 |
3 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
0 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T23 |
0 |
9 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1163 |
0 |
0 |
T1 |
28580 |
3 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T4 |
2408 |
3 |
0 |
0 |
T12 |
62930 |
3 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
0 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T23 |
0 |
9 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6850 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
52 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T34 |
0 |
60 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
T46 |
0 |
70 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6941 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
52 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T34 |
0 |
60 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
T46 |
0 |
70 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6928 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
52 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T34 |
0 |
60 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
T46 |
0 |
70 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6928 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
52 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T34 |
0 |
60 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
T46 |
0 |
70 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6788 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
61 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T34 |
0 |
73 |
0 |
0 |
T45 |
0 |
75 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
76 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6870 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
61 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T34 |
0 |
73 |
0 |
0 |
T45 |
0 |
75 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
76 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6860 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
61 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T34 |
0 |
73 |
0 |
0 |
T45 |
0 |
75 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
76 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6860 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
61 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T34 |
0 |
73 |
0 |
0 |
T45 |
0 |
75 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
76 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6726 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
66 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T34 |
0 |
73 |
0 |
0 |
T45 |
0 |
69 |
0 |
0 |
T46 |
0 |
64 |
0 |
0 |
T47 |
0 |
66 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6811 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
66 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T34 |
0 |
73 |
0 |
0 |
T45 |
0 |
69 |
0 |
0 |
T46 |
0 |
64 |
0 |
0 |
T47 |
0 |
66 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6798 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
66 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T34 |
0 |
73 |
0 |
0 |
T45 |
0 |
69 |
0 |
0 |
T46 |
0 |
64 |
0 |
0 |
T47 |
0 |
66 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6798 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
66 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T34 |
0 |
73 |
0 |
0 |
T45 |
0 |
69 |
0 |
0 |
T46 |
0 |
64 |
0 |
0 |
T47 |
0 |
66 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6632 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
66 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T34 |
0 |
72 |
0 |
0 |
T45 |
0 |
97 |
0 |
0 |
T46 |
0 |
73 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
84 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6717 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
66 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T34 |
0 |
72 |
0 |
0 |
T45 |
0 |
97 |
0 |
0 |
T46 |
0 |
73 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
84 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
6704 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
66 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T34 |
0 |
72 |
0 |
0 |
T45 |
0 |
97 |
0 |
0 |
T46 |
0 |
73 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
84 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
6704 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
66 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T34 |
0 |
72 |
0 |
0 |
T45 |
0 |
97 |
0 |
0 |
T46 |
0 |
73 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T52 |
0 |
51 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
84 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1076 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1156 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1143 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1143 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1094 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1179 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1167 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1167 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1085 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1170 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1156 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1156 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1079 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1165 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T15,T27,T28 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T15,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1148 |
0 |
0 |
T3 |
143817 |
0 |
0 |
0 |
T5 |
258666 |
0 |
0 |
0 |
T6 |
193909 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T26 |
253521 |
0 |
0 |
0 |
T27 |
121555 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
83865 |
0 |
0 |
0 |
T56 |
96985 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1148 |
0 |
0 |
T3 |
29349 |
0 |
0 |
0 |
T5 |
21555 |
0 |
0 |
0 |
T6 |
16159 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T26 |
522 |
0 |
0 |
0 |
T27 |
10569 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
523 |
0 |
0 |
0 |
T56 |
404 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7562 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
52 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7651 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
52 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7638 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
52 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7638 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
52 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7438 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
75 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7527 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
75 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7515 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
75 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7515 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
T28 |
0 |
62 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
75 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7405 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
69 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7490 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
69 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7479 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
69 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7479 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
69 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7338 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
97 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7425 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
97 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T15,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T15,T27,T28 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
7411 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
51 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
97 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
7411 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
51 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
97 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1755 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1840 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1827 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1827 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1732 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1818 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1805 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1805 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1729 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1813 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1800 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1800 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1759 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1839 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1828 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1828 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1802 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1887 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T4,T1,T15 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T4,T1,T15 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T4,T1,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1875 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T4 |
119210 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1875 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T4 |
2408 |
1 |
0 |
0 |
T5 |
0 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1708 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1792 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1780 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1780 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1749 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1837 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1825 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1825 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1728 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1812 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T1,T15,T3 |
1 | 1 | Covered | T40,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T15,T3 |
1 | 0 | Covered | T40,T60,T18 |
1 | 1 | Covered | T1,T15,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1352825984 |
1798 |
0 |
0 |
T1 |
337284 |
9 |
0 |
0 |
T2 |
60629 |
0 |
0 |
0 |
T3 |
143817 |
12 |
0 |
0 |
T5 |
258666 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
503443 |
0 |
0 |
0 |
T13 |
38041 |
0 |
0 |
0 |
T14 |
78601 |
0 |
0 |
0 |
T15 |
286610 |
1 |
0 |
0 |
T16 |
45033 |
0 |
0 |
0 |
T17 |
200836 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8246000 |
1798 |
0 |
0 |
T1 |
28580 |
9 |
0 |
0 |
T2 |
606 |
0 |
0 |
0 |
T3 |
29349 |
12 |
0 |
0 |
T5 |
21555 |
8 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T12 |
62930 |
0 |
0 |
0 |
T13 |
506 |
0 |
0 |
0 |
T14 |
524 |
0 |
0 |
0 |
T15 |
5211 |
1 |
0 |
0 |
T16 |
409 |
0 |
0 |
0 |
T17 |
402 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |