Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 42 | 91.30 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 28 | 87.50 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T1,T14 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T1,T14 |
1 | 1 | Covered | T4,T1,T14 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T2,T3,T12 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T5,T1 |
VC_COV_UNR |
1 | Covered | T2,T3,T12 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T2,T3,T12 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T4,T1,T14 |
1 | 1 | Covered | T2,T3,T12 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T12 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T12 |
0 | 1 | Covered | T2,T12,T108 |
1 | 0 | Covered | T53,T54 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T3,T12 |
1 | - | Covered | T2,T12,T108 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T3,T12 |
DetectSt |
168 |
Covered |
T2,T3,T12 |
IdleSt |
163 |
Covered |
T4,T5,T1 |
StableSt |
191 |
Covered |
T2,T3,T12 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T3,T12 |
DebounceSt->IdleSt |
163 |
Covered |
T127,T155,T174 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T2,T3,T12 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T3,T12 |
StableSt->IdleSt |
206 |
Covered |
T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
8 |
80.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T3,T12 |
|
0 |
1 |
Covered |
T2,T3,T12 |
|
0 |
0 |
Excluded |
T4,T5,T1 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T12 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T3,T12 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T14 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T3,T12 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T155,T174 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T3,T12 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T3,T12 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T2,T12,T108 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T3,T12 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
90 |
0 |
0 |
T2 |
191888 |
2 |
0 |
0 |
T3 |
11238 |
2 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T108 |
0 |
2 |
0 |
0 |
T144 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
47543 |
0 |
0 |
T2 |
191888 |
27 |
0 |
0 |
T3 |
11238 |
87 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
15 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
12 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
27 |
0 |
0 |
T108 |
0 |
79 |
0 |
0 |
T144 |
0 |
166 |
0 |
0 |
T151 |
0 |
30 |
0 |
0 |
T173 |
0 |
1020 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7672428 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186460 |
0 |
0 |
T3 |
11238 |
5884 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
13832 |
0 |
0 |
T2 |
191888 |
70 |
0 |
0 |
T3 |
11238 |
40 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
98 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
135 |
0 |
0 |
T41 |
0 |
95 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
170 |
0 |
0 |
T108 |
0 |
30 |
0 |
0 |
T144 |
0 |
170 |
0 |
0 |
T151 |
0 |
45 |
0 |
0 |
T173 |
0 |
3728 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
44 |
0 |
0 |
T2 |
191888 |
1 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7440756 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186149 |
0 |
0 |
T3 |
11238 |
5579 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7443156 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186163 |
0 |
0 |
T3 |
11238 |
5591 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
48 |
0 |
0 |
T2 |
191888 |
1 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
44 |
0 |
0 |
T2 |
191888 |
1 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
44 |
0 |
0 |
T2 |
191888 |
1 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
44 |
0 |
0 |
T2 |
191888 |
1 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
13769 |
0 |
0 |
T2 |
191888 |
69 |
0 |
0 |
T3 |
11238 |
38 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
97 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T39 |
0 |
133 |
0 |
0 |
T41 |
0 |
94 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T83 |
0 |
168 |
0 |
0 |
T108 |
0 |
29 |
0 |
0 |
T144 |
0 |
167 |
0 |
0 |
T151 |
0 |
43 |
0 |
0 |
T173 |
0 |
3727 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7674965 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5899 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
23 |
0 |
0 |
T2 |
191888 |
1 |
0 |
0 |
T3 |
11238 |
0 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T154 |
0 |
2 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T192 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 42 | 91.30 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 28 | 87.50 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T14 |
1 | Covered | T4,T5,T1 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T14 |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T33,T38,T34 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T5,T1 |
VC_COV_UNR |
1 | Covered | T33,T38,T34 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T33,T34,T36 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T12,T33 |
1 | 0 | Covered | T4,T1,T14 |
1 | 1 | Covered | T33,T38,T34 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T33,T34,T36 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T33,T34,T36 |
0 | 1 | Covered | T33,T34,T36 |
1 | 0 | Covered | T53,T54 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T33,T34,T36 |
1 | - | Covered | T33,T34,T36 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T33,T38,T34 |
DetectSt |
168 |
Covered |
T33,T34,T36 |
IdleSt |
163 |
Covered |
T4,T5,T1 |
StableSt |
191 |
Covered |
T33,T34,T36 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T33,T34,T36 |
DebounceSt->IdleSt |
163 |
Covered |
T38,T145,T179 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T33,T34,T36 |
IdleSt->DebounceSt |
148 |
Covered |
T33,T38,T34 |
StableSt->IdleSt |
206 |
Covered |
T33,T34,T36 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
8 |
80.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T33,T38,T34 |
|
0 |
1 |
Covered |
T33,T38,T34 |
|
0 |
0 |
Excluded |
T4,T5,T1 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T33,T34,T36 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T33,T38,T34 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T1 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T33,T34,T36 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T38,T145 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T33,T38,T34 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T33,T34,T36 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T33,T34,T36 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T33,T34,T36 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
72 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
2 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T145 |
0 |
3 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
32311 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
36 |
0 |
0 |
T34 |
0 |
110 |
0 |
0 |
T36 |
0 |
60 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T38 |
0 |
75 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
30 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
82 |
0 |
0 |
T145 |
0 |
66 |
0 |
0 |
T147 |
0 |
71 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1020 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7672446 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5886 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
40379 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
91 |
0 |
0 |
T34 |
0 |
138 |
0 |
0 |
T36 |
0 |
85 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
44 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
43 |
0 |
0 |
T83 |
0 |
183 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
133 |
0 |
0 |
T145 |
0 |
43 |
0 |
0 |
T147 |
0 |
40 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
38 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
35 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7420835 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5579 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7423225 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5591 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
38 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
35 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
35 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
35 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
40327 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
90 |
0 |
0 |
T34 |
0 |
136 |
0 |
0 |
T36 |
0 |
83 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
42 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T78 |
0 |
41 |
0 |
0 |
T83 |
0 |
181 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
132 |
0 |
0 |
T145 |
0 |
41 |
0 |
0 |
T147 |
0 |
39 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
36 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
6401 |
0 |
0 |
T1 |
7746 |
11 |
0 |
0 |
T2 |
191888 |
25 |
0 |
0 |
T3 |
11238 |
24 |
0 |
0 |
T4 |
491 |
5 |
0 |
0 |
T5 |
582 |
0 |
0 |
0 |
T6 |
76975 |
53 |
0 |
0 |
T13 |
637 |
0 |
0 |
0 |
T14 |
422 |
1 |
0 |
0 |
T15 |
405 |
0 |
0 |
0 |
T16 |
5222 |
16 |
0 |
0 |
T17 |
0 |
14 |
0 |
0 |
T44 |
0 |
22 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7674965 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5899 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
16 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T154 |
0 |
1 |
0 |
0 |
T175 |
0 |
1 |
0 |
0 |
T180 |
0 |
1 |
0 |
0 |
T192 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T1,T14 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T1,T14 |
1 | 1 | Covered | T4,T1,T14 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T3,T10,T12 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T5,T1 |
VC_COV_UNR |
1 | Covered | T3,T10,T12 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T10,T12,T33 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T9,T10 |
1 | 0 | Covered | T4,T1,T14 |
1 | 1 | Covered | T3,T10,T12 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T12,T33 |
0 | 1 | Covered | T84,T175 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T12,T33 |
0 | 1 | Covered | T12,T33,T38 |
1 | 0 | Covered | T53,T54 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T10,T12,T33 |
1 | - | Covered | T12,T33,T38 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T3,T10,T12 |
DetectSt |
168 |
Covered |
T10,T12,T33 |
IdleSt |
163 |
Covered |
T4,T5,T1 |
StableSt |
191 |
Covered |
T10,T12,T33 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T10,T12,T33 |
DebounceSt->IdleSt |
163 |
Covered |
T3,T12,T147 |
DetectSt->IdleSt |
186 |
Covered |
T84,T175 |
DetectSt->StableSt |
191 |
Covered |
T10,T12,T33 |
IdleSt->DebounceSt |
148 |
Covered |
T3,T10,T12 |
StableSt->IdleSt |
206 |
Covered |
T12,T33,T65 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T3,T10,T12 |
|
0 |
1 |
Covered |
T3,T10,T12 |
|
0 |
0 |
Excluded |
T4,T5,T1 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T12,T33 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T10,T12 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T14 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T10,T12,T33 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T3,T12,T147 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T10,T12 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T84,T175 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T10,T12,T33 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T12,T33,T38 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T10,T12,T33 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
126 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T108 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
83171 |
0 |
0 |
T3 |
11238 |
79 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
93 |
0 |
0 |
T12 |
0 |
70 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
T34 |
0 |
110 |
0 |
0 |
T37 |
0 |
25743 |
0 |
0 |
T38 |
0 |
75 |
0 |
0 |
T39 |
0 |
24 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T65 |
0 |
79 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T108 |
0 |
79 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7672392 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5885 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
2 |
0 |
0 |
T35 |
5873 |
0 |
0 |
0 |
T84 |
757 |
1 |
0 |
0 |
T175 |
0 |
1 |
0 |
0 |
T182 |
420 |
0 |
0 |
0 |
T183 |
4820 |
0 |
0 |
0 |
T184 |
17027 |
0 |
0 |
0 |
T185 |
405 |
0 |
0 |
0 |
T186 |
432 |
0 |
0 |
0 |
T187 |
522 |
0 |
0 |
0 |
T188 |
503 |
0 |
0 |
0 |
T189 |
322661 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
66450 |
0 |
0 |
T10 |
575 |
73 |
0 |
0 |
T12 |
0 |
61 |
0 |
0 |
T23 |
12392 |
0 |
0 |
0 |
T24 |
20075 |
0 |
0 |
0 |
T33 |
0 |
138 |
0 |
0 |
T34 |
0 |
274 |
0 |
0 |
T37 |
0 |
62313 |
0 |
0 |
T38 |
0 |
44 |
0 |
0 |
T39 |
0 |
99 |
0 |
0 |
T45 |
12897 |
0 |
0 |
0 |
T51 |
406 |
0 |
0 |
0 |
T52 |
525 |
0 |
0 |
0 |
T62 |
525 |
0 |
0 |
0 |
T65 |
0 |
45 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T102 |
453 |
0 |
0 |
0 |
T103 |
548 |
0 |
0 |
0 |
T104 |
450 |
0 |
0 |
0 |
T108 |
0 |
43 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
58 |
0 |
0 |
T10 |
575 |
1 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T23 |
12392 |
0 |
0 |
0 |
T24 |
20075 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T45 |
12897 |
0 |
0 |
0 |
T51 |
406 |
0 |
0 |
0 |
T52 |
525 |
0 |
0 |
0 |
T62 |
525 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T102 |
453 |
0 |
0 |
0 |
T103 |
548 |
0 |
0 |
0 |
T104 |
450 |
0 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7475591 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5743 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7477981 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5755 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
67 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
60 |
0 |
0 |
T10 |
575 |
1 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T23 |
12392 |
0 |
0 |
0 |
T24 |
20075 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T45 |
12897 |
0 |
0 |
0 |
T51 |
406 |
0 |
0 |
0 |
T52 |
525 |
0 |
0 |
0 |
T62 |
525 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T102 |
453 |
0 |
0 |
0 |
T103 |
548 |
0 |
0 |
0 |
T104 |
450 |
0 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
58 |
0 |
0 |
T10 |
575 |
1 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T23 |
12392 |
0 |
0 |
0 |
T24 |
20075 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T45 |
12897 |
0 |
0 |
0 |
T51 |
406 |
0 |
0 |
0 |
T52 |
525 |
0 |
0 |
0 |
T62 |
525 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T102 |
453 |
0 |
0 |
0 |
T103 |
548 |
0 |
0 |
0 |
T104 |
450 |
0 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
58 |
0 |
0 |
T10 |
575 |
1 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T23 |
12392 |
0 |
0 |
0 |
T24 |
20075 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T45 |
12897 |
0 |
0 |
0 |
T51 |
406 |
0 |
0 |
0 |
T52 |
525 |
0 |
0 |
0 |
T62 |
525 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T102 |
453 |
0 |
0 |
0 |
T103 |
548 |
0 |
0 |
0 |
T104 |
450 |
0 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
66365 |
0 |
0 |
T10 |
575 |
71 |
0 |
0 |
T12 |
0 |
57 |
0 |
0 |
T23 |
12392 |
0 |
0 |
0 |
T24 |
20075 |
0 |
0 |
0 |
T33 |
0 |
135 |
0 |
0 |
T34 |
0 |
271 |
0 |
0 |
T37 |
0 |
62311 |
0 |
0 |
T38 |
0 |
43 |
0 |
0 |
T39 |
0 |
96 |
0 |
0 |
T45 |
12897 |
0 |
0 |
0 |
T51 |
406 |
0 |
0 |
0 |
T52 |
525 |
0 |
0 |
0 |
T62 |
525 |
0 |
0 |
0 |
T65 |
0 |
43 |
0 |
0 |
T102 |
453 |
0 |
0 |
0 |
T103 |
548 |
0 |
0 |
0 |
T104 |
450 |
0 |
0 |
0 |
T108 |
0 |
41 |
0 |
0 |
T144 |
0 |
291 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7674965 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5899 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
29 |
0 |
0 |
T12 |
10358 |
2 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T48 |
5317 |
0 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T55 |
741 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T172 |
0 |
1 |
0 |
0 |
T190 |
449 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T14 |
1 | Covered | T4,T5,T1 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T14 |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T3,T12,T33 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T5,T1 |
VC_COV_UNR |
1 | Covered | T3,T12,T33 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T3,T12,T33 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T9,T10 |
1 | 0 | Covered | T4,T1,T14 |
1 | 1 | Covered | T3,T12,T33 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T12,T33 |
0 | 1 | Covered | T34 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T12,T33 |
0 | 1 | Covered | T12,T33,T36 |
1 | 0 | Covered | T53,T54 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T12,T33 |
1 | - | Covered | T12,T33,T36 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T3,T12,T33 |
DetectSt |
168 |
Covered |
T3,T12,T33 |
IdleSt |
163 |
Covered |
T4,T5,T1 |
StableSt |
191 |
Covered |
T3,T12,T33 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T3,T12,T33 |
DebounceSt->IdleSt |
163 |
Covered |
T144 |
DetectSt->IdleSt |
186 |
Covered |
T34 |
DetectSt->StableSt |
191 |
Covered |
T3,T12,T33 |
IdleSt->DebounceSt |
148 |
Covered |
T3,T12,T33 |
StableSt->IdleSt |
206 |
Covered |
T3,T12,T33 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T3,T12,T33 |
|
0 |
1 |
Covered |
T3,T12,T33 |
|
0 |
0 |
Excluded |
T4,T5,T1 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T12,T33 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T12,T33 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T1 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T12,T33 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T144 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T12,T33 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T34 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T12,T33 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T12,T33,T36 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T12,T33 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
75 |
0 |
0 |
T3 |
11238 |
2 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
1855 |
0 |
0 |
T3 |
11238 |
79 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
36 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
30 |
0 |
0 |
T38 |
0 |
75 |
0 |
0 |
T41 |
0 |
102 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
30 |
0 |
0 |
T84 |
0 |
57 |
0 |
0 |
T144 |
0 |
83 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7672443 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5884 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
1 |
0 |
0 |
T34 |
895 |
1 |
0 |
0 |
T70 |
5884 |
0 |
0 |
0 |
T71 |
1379 |
0 |
0 |
0 |
T75 |
13907 |
0 |
0 |
0 |
T77 |
675 |
0 |
0 |
0 |
T193 |
422 |
0 |
0 |
0 |
T194 |
1679 |
0 |
0 |
0 |
T195 |
595 |
0 |
0 |
0 |
T196 |
9314 |
0 |
0 |
0 |
T197 |
524 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
3194 |
0 |
0 |
T3 |
11238 |
38 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
76 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
76 |
0 |
0 |
T36 |
0 |
73 |
0 |
0 |
T38 |
0 |
111 |
0 |
0 |
T41 |
0 |
231 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
42 |
0 |
0 |
T84 |
0 |
46 |
0 |
0 |
T145 |
0 |
203 |
0 |
0 |
T198 |
0 |
161 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
36 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7289955 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5743 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7292343 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5755 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
38 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
37 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
36 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
36 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
3134 |
0 |
0 |
T3 |
11238 |
36 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T33 |
0 |
75 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T38 |
0 |
109 |
0 |
0 |
T41 |
0 |
228 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T78 |
0 |
40 |
0 |
0 |
T84 |
0 |
44 |
0 |
0 |
T145 |
0 |
201 |
0 |
0 |
T198 |
0 |
159 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
6526 |
0 |
0 |
T1 |
7746 |
11 |
0 |
0 |
T2 |
191888 |
22 |
0 |
0 |
T3 |
11238 |
23 |
0 |
0 |
T4 |
491 |
5 |
0 |
0 |
T5 |
582 |
0 |
0 |
0 |
T6 |
76975 |
55 |
0 |
0 |
T13 |
637 |
0 |
0 |
0 |
T14 |
422 |
4 |
0 |
0 |
T15 |
405 |
0 |
0 |
0 |
T16 |
5222 |
17 |
0 |
0 |
T17 |
0 |
11 |
0 |
0 |
T44 |
0 |
21 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7674965 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5899 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
10 |
0 |
0 |
T12 |
10358 |
1 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T48 |
5317 |
0 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T55 |
741 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T154 |
0 |
1 |
0 |
0 |
T190 |
449 |
0 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T1,T13 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Covered | T4,T1,T13 |
1 | 1 | Covered | T4,T1,T13 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T3,T10,T37 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T5,T1 |
VC_COV_UNR |
1 | Covered | T3,T10,T37 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T3,T10,T37 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T10,T37 |
1 | 0 | Covered | T4,T1,T13 |
1 | 1 | Covered | T3,T10,T37 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T10,T37 |
0 | 1 | Covered | T85,T156 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T10,T37 |
0 | 1 | Covered | T3,T37,T38 |
1 | 0 | Covered | T53,T54 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T10,T37 |
1 | - | Covered | T3,T37,T38 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T3,T10,T37 |
DetectSt |
168 |
Covered |
T3,T10,T37 |
IdleSt |
163 |
Covered |
T4,T5,T1 |
StableSt |
191 |
Covered |
T3,T10,T37 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T3,T10,T37 |
DebounceSt->IdleSt |
163 |
Covered |
T34,T198,T145 |
DetectSt->IdleSt |
186 |
Covered |
T85,T156 |
DetectSt->StableSt |
191 |
Covered |
T3,T10,T37 |
IdleSt->DebounceSt |
148 |
Covered |
T3,T10,T37 |
StableSt->IdleSt |
206 |
Covered |
T3,T37,T38 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T3,T10,T37 |
|
0 |
1 |
Covered |
T3,T10,T37 |
|
0 |
0 |
Excluded |
T4,T5,T1 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T10,T37 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T10,T37 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T13 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T10,T37 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T34,T198,T145 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T10,T37 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T85,T156 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T10,T37 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T3,T37,T38 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T10,T37 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
106 |
0 |
0 |
T3 |
11238 |
4 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
4 |
0 |
0 |
T173 |
0 |
4 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
232784 |
0 |
0 |
T3 |
11238 |
166 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
93 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
110 |
0 |
0 |
T35 |
0 |
20 |
0 |
0 |
T36 |
0 |
30 |
0 |
0 |
T37 |
0 |
25743 |
0 |
0 |
T38 |
0 |
150 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
99588 |
0 |
0 |
T173 |
0 |
2040 |
0 |
0 |
T198 |
0 |
77 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7672412 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5882 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
2 |
0 |
0 |
T85 |
717 |
1 |
0 |
0 |
T132 |
826 |
0 |
0 |
0 |
T156 |
0 |
1 |
0 |
0 |
T203 |
405 |
0 |
0 |
0 |
T204 |
17512 |
0 |
0 |
0 |
T205 |
30331 |
0 |
0 |
0 |
T206 |
438 |
0 |
0 |
0 |
T207 |
660 |
0 |
0 |
0 |
T208 |
569 |
0 |
0 |
0 |
T209 |
524 |
0 |
0 |
0 |
T210 |
439 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7144 |
0 |
0 |
T3 |
11238 |
145 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
96 |
0 |
0 |
T35 |
0 |
81 |
0 |
0 |
T36 |
0 |
177 |
0 |
0 |
T37 |
0 |
1606 |
0 |
0 |
T38 |
0 |
90 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
83 |
0 |
0 |
T172 |
0 |
105 |
0 |
0 |
T173 |
0 |
1939 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
44 |
0 |
0 |
T3 |
11238 |
2 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7100898 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5436 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7103295 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5447 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
60 |
0 |
0 |
T3 |
11238 |
2 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
46 |
0 |
0 |
T3 |
11238 |
2 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
44 |
0 |
0 |
T3 |
11238 |
2 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
44 |
0 |
0 |
T3 |
11238 |
2 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7077 |
0 |
0 |
T3 |
11238 |
142 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T10 |
0 |
38 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
95 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T36 |
0 |
175 |
0 |
0 |
T37 |
0 |
1605 |
0 |
0 |
T38 |
0 |
87 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
80 |
0 |
0 |
T172 |
0 |
102 |
0 |
0 |
T173 |
0 |
1936 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7674965 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5899 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
19 |
0 |
0 |
T3 |
11238 |
1 |
0 |
0 |
T6 |
76975 |
0 |
0 |
0 |
T16 |
5222 |
0 |
0 |
0 |
T17 |
1411 |
0 |
0 |
0 |
T18 |
691 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
722 |
0 |
0 |
0 |
T43 |
695 |
0 |
0 |
0 |
T44 |
5814 |
0 |
0 |
0 |
T59 |
495 |
0 |
0 |
0 |
T74 |
454 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T172 |
0 |
1 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 42 | 91.30 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 28 | 87.50 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T13 |
1 | Covered | T4,T5,T1 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T33,T38,T34 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T5,T1 |
VC_COV_UNR |
1 | Covered | T33,T38,T34 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T33,T34,T35 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T33,T38 |
1 | 0 | Covered | T4,T1,T13 |
1 | 1 | Covered | T33,T38,T34 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T33,T34,T35 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T33,T34,T35 |
0 | 1 | Covered | T33,T34,T35 |
1 | 0 | Covered | T53,T54 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T33,T34,T35 |
1 | - | Covered | T33,T34,T35 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T33,T38,T34 |
DetectSt |
168 |
Covered |
T33,T34,T35 |
IdleSt |
163 |
Covered |
T4,T5,T1 |
StableSt |
191 |
Covered |
T33,T34,T35 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T33,T34,T35 |
DebounceSt->IdleSt |
163 |
Covered |
T38 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T33,T34,T35 |
IdleSt->DebounceSt |
148 |
Covered |
T33,T38,T34 |
StableSt->IdleSt |
206 |
Covered |
T33,T34,T35 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
8 |
80.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T33,T38,T34 |
|
0 |
1 |
Covered |
T33,T38,T34 |
|
0 |
0 |
Excluded |
T4,T5,T1 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T33,T34,T35 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T33,T38,T34 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T1 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T33,T34,T35 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T38 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T33,T38,T34 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T33,T34,T35 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T33,T34,T35 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T33,T34,T35 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
75 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
2 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T146 |
0 |
2 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
T198 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
137015 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
36 |
0 |
0 |
T34 |
0 |
110 |
0 |
0 |
T35 |
0 |
20 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T38 |
0 |
75 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
49794 |
0 |
0 |
T143 |
0 |
82 |
0 |
0 |
T146 |
0 |
28 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1020 |
0 |
0 |
T198 |
0 |
77 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7672443 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5886 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
59369 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
41 |
0 |
0 |
T34 |
0 |
179 |
0 |
0 |
T35 |
0 |
82 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
44 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
4126 |
0 |
0 |
T143 |
0 |
44 |
0 |
0 |
T146 |
0 |
20 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
807 |
0 |
0 |
T198 |
0 |
39 |
0 |
0 |
T212 |
0 |
42 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
37 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7140887 |
0 |
0 |
T1 |
7746 |
7336 |
0 |
0 |
T2 |
191888 |
186462 |
0 |
0 |
T3 |
11238 |
5886 |
0 |
0 |
T4 |
491 |
90 |
0 |
0 |
T5 |
582 |
181 |
0 |
0 |
T6 |
76975 |
69707 |
0 |
0 |
T13 |
637 |
236 |
0 |
0 |
T14 |
422 |
21 |
0 |
0 |
T15 |
405 |
4 |
0 |
0 |
T16 |
5222 |
1011 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7143276 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5899 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
38 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
37 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
37 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
37 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
59314 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
40 |
0 |
0 |
T34 |
0 |
176 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T41 |
0 |
42 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
4125 |
0 |
0 |
T143 |
0 |
42 |
0 |
0 |
T146 |
0 |
19 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T173 |
0 |
806 |
0 |
0 |
T198 |
0 |
37 |
0 |
0 |
T212 |
0 |
40 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7145 |
0 |
0 |
T1 |
7746 |
11 |
0 |
0 |
T2 |
191888 |
32 |
0 |
0 |
T3 |
11238 |
25 |
0 |
0 |
T4 |
491 |
7 |
0 |
0 |
T5 |
582 |
0 |
0 |
0 |
T6 |
76975 |
63 |
0 |
0 |
T13 |
637 |
2 |
0 |
0 |
T14 |
422 |
4 |
0 |
0 |
T15 |
405 |
1 |
0 |
0 |
T16 |
5222 |
23 |
0 |
0 |
T17 |
0 |
15 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
7674965 |
0 |
0 |
T1 |
7746 |
7338 |
0 |
0 |
T2 |
191888 |
186477 |
0 |
0 |
T3 |
11238 |
5899 |
0 |
0 |
T4 |
491 |
91 |
0 |
0 |
T5 |
582 |
182 |
0 |
0 |
T6 |
76975 |
69733 |
0 |
0 |
T13 |
637 |
237 |
0 |
0 |
T14 |
422 |
22 |
0 |
0 |
T15 |
405 |
5 |
0 |
0 |
T16 |
5222 |
1024 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8343984 |
17 |
0 |
0 |
T29 |
21172 |
0 |
0 |
0 |
T33 |
784 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T37 |
88465 |
0 |
0 |
0 |
T40 |
94204 |
0 |
0 |
0 |
T49 |
757 |
0 |
0 |
0 |
T138 |
422 |
0 |
0 |
0 |
T139 |
529 |
0 |
0 |
0 |
T140 |
522 |
0 |
0 |
0 |
T141 |
533 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T148 |
1744 |
0 |
0 |
0 |
T153 |
0 |
1 |
0 |
0 |
T154 |
0 |
3 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T178 |
0 |
1 |
0 |
0 |
T213 |
0 |
1 |
0 |
0 |