Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T22 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T2,T3 |
VC_COV_UNR |
1 | Covered | T5,T10,T22 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T22 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T10,T22 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T10,T22 |
0 | 1 | Covered | T107 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T10,T22 |
0 | 1 | Covered | T5,T36,T32 |
1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T10,T22 |
1 | - | Covered | T5,T36,T32 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T10,T22 |
DetectSt |
168 |
Covered |
T5,T10,T22 |
IdleSt |
163 |
Covered |
T1,T2,T3 |
StableSt |
191 |
Covered |
T5,T10,T22 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T10,T22 |
DebounceSt->IdleSt |
163 |
Covered |
T56,T168,T74 |
DetectSt->IdleSt |
186 |
Covered |
T107 |
DetectSt->StableSt |
191 |
Covered |
T5,T10,T22 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T10,T22 |
StableSt->IdleSt |
206 |
Covered |
T5,T22,T36 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T10,T22 |
|
0 |
1 |
Covered |
T5,T10,T22 |
|
0 |
0 |
Excluded |
T1,T2,T3 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T22 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T10,T22 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T56,T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T10,T22 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T168 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T10,T22 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T107 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T10,T22 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T5,T36,T32 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T10,T22 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
97 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T169 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
65794 |
0 |
0 |
T5 |
661 |
18 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
4217 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
134 |
0 |
0 |
T34 |
0 |
58913 |
0 |
0 |
T35 |
0 |
175 |
0 |
0 |
T36 |
0 |
36 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
22 |
0 |
0 |
T128 |
0 |
80 |
0 |
0 |
T169 |
0 |
67 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5323468 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
258 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
1 |
0 |
0 |
T83 |
1520 |
0 |
0 |
0 |
T95 |
57064 |
0 |
0 |
0 |
T107 |
40065 |
1 |
0 |
0 |
T108 |
903 |
0 |
0 |
0 |
T109 |
957 |
0 |
0 |
0 |
T170 |
421 |
0 |
0 |
0 |
T171 |
507 |
0 |
0 |
0 |
T172 |
497 |
0 |
0 |
0 |
T173 |
421 |
0 |
0 |
0 |
T174 |
503 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
4240 |
0 |
0 |
T5 |
661 |
43 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
62 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
321 |
0 |
0 |
T34 |
0 |
43 |
0 |
0 |
T35 |
0 |
334 |
0 |
0 |
T36 |
0 |
43 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
39 |
0 |
0 |
T145 |
0 |
41 |
0 |
0 |
T169 |
0 |
47 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
46 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5082374 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5084746 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
50 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
47 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
46 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
46 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
4168 |
0 |
0 |
T5 |
661 |
42 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
60 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
318 |
0 |
0 |
T34 |
0 |
41 |
0 |
0 |
T35 |
0 |
331 |
0 |
0 |
T36 |
0 |
42 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
37 |
0 |
0 |
T145 |
0 |
39 |
0 |
0 |
T169 |
0 |
45 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5326004 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
261 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
20 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T156 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T175 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T22 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T2,T3 |
VC_COV_UNR |
1 | Covered | T5,T10,T22 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T22 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T2,T3,T13 |
1 | 1 | Covered | T5,T10,T22 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T10,T22 |
0 | 1 | Covered | T93,T176,T166 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T10,T22 |
0 | 1 | Covered | T5,T10,T22 |
1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T10,T22 |
1 | - | Covered | T5,T10,T22 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T10,T22 |
DetectSt |
168 |
Covered |
T5,T10,T22 |
IdleSt |
163 |
Covered |
T1,T2,T3 |
StableSt |
191 |
Covered |
T5,T10,T22 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T10,T22 |
DebounceSt->IdleSt |
163 |
Covered |
T36,T35,T56 |
DetectSt->IdleSt |
186 |
Covered |
T93,T176,T166 |
DetectSt->StableSt |
191 |
Covered |
T5,T10,T22 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T10,T22 |
StableSt->IdleSt |
206 |
Covered |
T5,T10,T22 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T10,T22 |
|
0 |
1 |
Covered |
T5,T10,T22 |
|
0 |
0 |
Excluded |
T1,T2,T3 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T22 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T10,T22 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T56,T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T10,T22 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T36,T35,T142 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T10,T22 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T93,T176,T166 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T10,T22 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T5,T10,T22 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T10,T22 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
155 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T167 |
0 |
6 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
8228 |
0 |
0 |
T5 |
661 |
36 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
4217 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
118 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
22 |
0 |
0 |
T72 |
0 |
56 |
0 |
0 |
T143 |
0 |
66 |
0 |
0 |
T145 |
0 |
58 |
0 |
0 |
T167 |
0 |
99 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5323410 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
256 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
3 |
0 |
0 |
T93 |
24422 |
1 |
0 |
0 |
T94 |
4596 |
0 |
0 |
0 |
T142 |
6249 |
0 |
0 |
0 |
T148 |
19836 |
0 |
0 |
0 |
T166 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T177 |
408 |
0 |
0 |
0 |
T178 |
491 |
0 |
0 |
0 |
T179 |
5698 |
0 |
0 |
0 |
T180 |
25770 |
0 |
0 |
0 |
T181 |
406 |
0 |
0 |
0 |
T182 |
6473 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
6723 |
0 |
0 |
T5 |
661 |
153 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
630 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
73 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
38 |
0 |
0 |
T36 |
0 |
105 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T72 |
0 |
171 |
0 |
0 |
T93 |
0 |
129 |
0 |
0 |
T143 |
0 |
50 |
0 |
0 |
T145 |
0 |
270 |
0 |
0 |
T167 |
0 |
158 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
70 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T93 |
0 |
4 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
3 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5270280 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5272651 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
82 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
3 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
73 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T93 |
0 |
5 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
3 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
70 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T93 |
0 |
4 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
3 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
70 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T93 |
0 |
4 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
3 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
6616 |
0 |
0 |
T5 |
661 |
150 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
629 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
36 |
0 |
0 |
T36 |
0 |
103 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T72 |
0 |
169 |
0 |
0 |
T93 |
0 |
123 |
0 |
0 |
T143 |
0 |
48 |
0 |
0 |
T145 |
0 |
269 |
0 |
0 |
T167 |
0 |
154 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
2950 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
40 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T13 |
421 |
2 |
0 |
0 |
T14 |
593 |
3 |
0 |
0 |
T15 |
5141 |
0 |
0 |
0 |
T21 |
499 |
5 |
0 |
0 |
T23 |
2625 |
17 |
0 |
0 |
T24 |
523 |
5 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5326004 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
261 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
33 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T155 |
0 |
3 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T183 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T12 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T2,T3,T12 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T10 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T2,T3 |
VC_COV_UNR |
1 | Covered | T5,T7,T10 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T10 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T5,T7,T10 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T7,T10 |
0 | 1 | Covered | T22 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T7,T10 |
0 | 1 | Covered | T5,T10,T22 |
1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T7,T10 |
1 | - | Covered | T5,T10,T22 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T7,T10 |
DetectSt |
168 |
Covered |
T5,T7,T10 |
IdleSt |
163 |
Covered |
T1,T2,T3 |
StableSt |
191 |
Covered |
T5,T7,T10 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T7,T10 |
DebounceSt->IdleSt |
163 |
Covered |
T56,T184,T74 |
DetectSt->IdleSt |
186 |
Covered |
T22 |
DetectSt->StableSt |
191 |
Covered |
T5,T7,T10 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T7,T10 |
StableSt->IdleSt |
206 |
Covered |
T5,T7,T10 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T7,T10 |
|
0 |
1 |
Covered |
T5,T7,T10 |
|
0 |
0 |
Excluded |
T1,T2,T3 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T7,T10 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T3,T12 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T56,T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T7,T10 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T184,T185,T79 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T7,T10 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T22 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T7,T10 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T5,T10,T22 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T7,T10 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
154 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
2 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
71448 |
0 |
0 |
T5 |
661 |
18 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
14 |
0 |
0 |
T10 |
0 |
8434 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
58 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
52 |
0 |
0 |
T34 |
0 |
58913 |
0 |
0 |
T35 |
0 |
175 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
23 |
0 |
0 |
T128 |
0 |
80 |
0 |
0 |
T145 |
0 |
58 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5323411 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
258 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
1 |
0 |
0 |
T22 |
24860 |
1 |
0 |
0 |
T36 |
657 |
0 |
0 |
0 |
T44 |
678 |
0 |
0 |
0 |
T45 |
820 |
0 |
0 |
0 |
T46 |
619 |
0 |
0 |
0 |
T47 |
682 |
0 |
0 |
0 |
T48 |
25906 |
0 |
0 |
0 |
T57 |
496 |
0 |
0 |
0 |
T102 |
3525 |
0 |
0 |
0 |
T147 |
404 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5725 |
0 |
0 |
T5 |
661 |
43 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
41 |
0 |
0 |
T10 |
0 |
86 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
26 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
143 |
0 |
0 |
T34 |
0 |
44 |
0 |
0 |
T35 |
0 |
305 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
173 |
0 |
0 |
T143 |
0 |
61 |
0 |
0 |
T145 |
0 |
68 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
72 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5155615 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5157990 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
81 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
73 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
72 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
72 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5621 |
0 |
0 |
T5 |
661 |
42 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
39 |
0 |
0 |
T10 |
0 |
83 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
25 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
141 |
0 |
0 |
T34 |
0 |
42 |
0 |
0 |
T35 |
0 |
302 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
172 |
0 |
0 |
T143 |
0 |
59 |
0 |
0 |
T145 |
0 |
67 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5326004 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
261 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
40 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T2,T3,T12 |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T22,T35 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T2,T3 |
VC_COV_UNR |
1 | Covered | T5,T22,T35 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T22,T35 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T22 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T5,T22,T35 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T22,T35 |
0 | 1 | Covered | T159,T186 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T22,T35 |
0 | 1 | Covered | T22,T33,T38 |
1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T22,T35 |
1 | - | Covered | T22,T33,T38 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T22,T35 |
DetectSt |
168 |
Covered |
T5,T22,T35 |
IdleSt |
163 |
Covered |
T1,T2,T3 |
StableSt |
191 |
Covered |
T5,T22,T35 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T22,T35 |
DebounceSt->IdleSt |
163 |
Covered |
T56,T142,T74 |
DetectSt->IdleSt |
186 |
Covered |
T159,T186 |
DetectSt->StableSt |
191 |
Covered |
T5,T22,T35 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T22,T35 |
StableSt->IdleSt |
206 |
Covered |
T22,T35,T33 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T22,T35 |
|
0 |
1 |
Covered |
T5,T22,T35 |
|
0 |
0 |
Excluded |
T1,T2,T3 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T22,T35 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T22,T35 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T56,T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T22,T35 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T142 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T22,T35 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T159,T186 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T22,T35 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T22,T33,T38 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T22,T35 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
103 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T167 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
2715 |
0 |
0 |
T5 |
661 |
18 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
58 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
52 |
0 |
0 |
T35 |
0 |
116 |
0 |
0 |
T38 |
0 |
53 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
23 |
0 |
0 |
T128 |
0 |
80 |
0 |
0 |
T144 |
0 |
95 |
0 |
0 |
T145 |
0 |
58 |
0 |
0 |
T167 |
0 |
66 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5323462 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
258 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
2 |
0 |
0 |
T113 |
4924 |
0 |
0 |
0 |
T159 |
54728 |
1 |
0 |
0 |
T186 |
0 |
1 |
0 |
0 |
T187 |
426 |
0 |
0 |
0 |
T188 |
1561 |
0 |
0 |
0 |
T189 |
422 |
0 |
0 |
0 |
T190 |
5316 |
0 |
0 |
0 |
T191 |
545 |
0 |
0 |
0 |
T192 |
23646 |
0 |
0 |
0 |
T193 |
729 |
0 |
0 |
0 |
T194 |
451 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
3655 |
0 |
0 |
T5 |
661 |
146 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
104 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
85 |
0 |
0 |
T35 |
0 |
255 |
0 |
0 |
T38 |
0 |
43 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T93 |
0 |
213 |
0 |
0 |
T128 |
0 |
38 |
0 |
0 |
T144 |
0 |
137 |
0 |
0 |
T145 |
0 |
95 |
0 |
0 |
T167 |
0 |
126 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
48 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
4992061 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
4994437 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
54 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
50 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
48 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
48 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
3581 |
0 |
0 |
T5 |
661 |
144 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
101 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
82 |
0 |
0 |
T35 |
0 |
251 |
0 |
0 |
T38 |
0 |
42 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T93 |
0 |
212 |
0 |
0 |
T128 |
0 |
36 |
0 |
0 |
T144 |
0 |
135 |
0 |
0 |
T145 |
0 |
93 |
0 |
0 |
T167 |
0 |
123 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
6595 |
0 |
0 |
T2 |
30305 |
29 |
0 |
0 |
T3 |
12443 |
12 |
0 |
0 |
T4 |
39627 |
6 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
65 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
25 |
0 |
0 |
T13 |
421 |
2 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
25 |
0 |
0 |
T23 |
0 |
16 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5326004 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
261 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
22 |
0 |
0 |
T22 |
24860 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T36 |
657 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
678 |
0 |
0 |
0 |
T45 |
820 |
0 |
0 |
0 |
T46 |
619 |
0 |
0 |
0 |
T47 |
682 |
0 |
0 |
0 |
T48 |
25906 |
0 |
0 |
0 |
T57 |
496 |
0 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T102 |
3525 |
0 |
0 |
0 |
T147 |
404 |
0 |
0 |
0 |
T155 |
0 |
3 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
T168 |
0 |
1 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T196 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T22,T36 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T2,T3 |
VC_COV_UNR |
1 | Covered | T7,T22,T36 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T22,T36 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T22,T36 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T22,T36 |
0 | 1 | Covered | T67,T167,T142 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T22,T36 |
0 | 1 | Covered | T22,T32,T37 |
1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T7,T22,T36 |
1 | - | Covered | T22,T32,T37 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T7,T22,T36 |
DetectSt |
168 |
Covered |
T7,T22,T36 |
IdleSt |
163 |
Covered |
T1,T2,T3 |
StableSt |
191 |
Covered |
T7,T22,T36 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T7,T22,T36 |
DebounceSt->IdleSt |
163 |
Covered |
T22,T36,T67 |
DetectSt->IdleSt |
186 |
Covered |
T67,T167,T142 |
DetectSt->StableSt |
191 |
Covered |
T7,T22,T36 |
IdleSt->DebounceSt |
148 |
Covered |
T7,T22,T36 |
StableSt->IdleSt |
206 |
Covered |
T7,T22,T32 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T7,T22,T36 |
|
0 |
1 |
Covered |
T7,T22,T36 |
|
0 |
0 |
Excluded |
T1,T2,T3 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T36 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T7,T22,T36 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T56,T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T7,T22,T36 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T22,T36,T67 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T7,T22,T36 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T67,T167,T142 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T7,T22,T36 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T22,T32,T37 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T7,T22,T36 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
161 |
0 |
0 |
T7 |
2108 |
2 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T67 |
0 |
3 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T128 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
41768 |
0 |
0 |
T7 |
2108 |
14 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
95 |
0 |
0 |
T32 |
0 |
67 |
0 |
0 |
T35 |
0 |
291 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
21 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T56 |
0 |
23 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T67 |
0 |
86 |
0 |
0 |
T120 |
0 |
36 |
0 |
0 |
T128 |
0 |
160 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5323404 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
260 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5 |
0 |
0 |
T29 |
29098 |
0 |
0 |
0 |
T32 |
1016 |
0 |
0 |
0 |
T53 |
1497 |
0 |
0 |
0 |
T67 |
790 |
1 |
0 |
0 |
T69 |
16521 |
0 |
0 |
0 |
T86 |
9151 |
0 |
0 |
0 |
T104 |
29786 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
T197 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T199 |
1415 |
0 |
0 |
0 |
T200 |
443 |
0 |
0 |
0 |
T201 |
603 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
24503 |
0 |
0 |
T7 |
2108 |
55 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
161 |
0 |
0 |
T32 |
0 |
256 |
0 |
0 |
T35 |
0 |
136 |
0 |
0 |
T36 |
0 |
104 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T72 |
0 |
60 |
0 |
0 |
T128 |
0 |
112 |
0 |
0 |
T143 |
0 |
57 |
0 |
0 |
T167 |
0 |
28 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
68 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5167633 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
260 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5170010 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
261 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
88 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
73 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
68 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
68 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
24408 |
0 |
0 |
T7 |
2108 |
53 |
0 |
0 |
T8 |
484 |
0 |
0 |
0 |
T9 |
1490 |
0 |
0 |
0 |
T10 |
26612 |
0 |
0 |
0 |
T22 |
0 |
158 |
0 |
0 |
T32 |
0 |
255 |
0 |
0 |
T35 |
0 |
132 |
0 |
0 |
T36 |
0 |
102 |
0 |
0 |
T37 |
0 |
17 |
0 |
0 |
T43 |
7262 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
505 |
0 |
0 |
0 |
T64 |
524 |
0 |
0 |
0 |
T65 |
505 |
0 |
0 |
0 |
T72 |
0 |
58 |
0 |
0 |
T128 |
0 |
110 |
0 |
0 |
T143 |
0 |
55 |
0 |
0 |
T167 |
0 |
26 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5326004 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
261 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
41 |
0 |
0 |
T22 |
24860 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
657 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T44 |
678 |
0 |
0 |
0 |
T45 |
820 |
0 |
0 |
0 |
T46 |
619 |
0 |
0 |
0 |
T47 |
682 |
0 |
0 |
0 |
T48 |
25906 |
0 |
0 |
0 |
T57 |
496 |
0 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T102 |
3525 |
0 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T147 |
404 |
0 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
1 |
0 |
0 |
T184 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T22 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T2,T3 |
VC_COV_UNR |
1 | Covered | T5,T10,T22 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T22 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T10,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T10,T22 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T10,T34 |
0 | 1 | Covered | T22,T202,T203 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T10,T34 |
0 | 1 | Covered | T5,T10,T67 |
1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T10,T34 |
1 | - | Covered | T5,T10,T67 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T10,T22 |
DetectSt |
168 |
Covered |
T5,T10,T22 |
IdleSt |
163 |
Covered |
T1,T2,T3 |
StableSt |
191 |
Covered |
T5,T10,T34 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T10,T22 |
DebounceSt->IdleSt |
163 |
Covered |
T35,T56,T74 |
DetectSt->IdleSt |
186 |
Covered |
T22,T202,T203 |
DetectSt->StableSt |
191 |
Covered |
T5,T10,T34 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T10,T22 |
StableSt->IdleSt |
206 |
Covered |
T5,T10,T67 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T10,T22 |
|
0 |
1 |
Covered |
T5,T10,T22 |
|
0 |
0 |
Excluded |
T1,T2,T3 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T22 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T10,T22 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T56,T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T10,T22 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T35 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T10,T22 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T22,T202,T203 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T10,T34 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T5,T10,T67 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T10,T34 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
93 |
0 |
0 |
T5 |
661 |
2 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T67 |
0 |
4 |
0 |
0 |
T128 |
0 |
4 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
66051 |
0 |
0 |
T5 |
661 |
18 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
4217 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
52 |
0 |
0 |
T34 |
0 |
58913 |
0 |
0 |
T35 |
0 |
175 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
21 |
0 |
0 |
T67 |
0 |
86 |
0 |
0 |
T128 |
0 |
160 |
0 |
0 |
T145 |
0 |
58 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5323472 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
258 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
3 |
0 |
0 |
T22 |
24860 |
1 |
0 |
0 |
T36 |
657 |
0 |
0 |
0 |
T44 |
678 |
0 |
0 |
0 |
T45 |
820 |
0 |
0 |
0 |
T46 |
619 |
0 |
0 |
0 |
T47 |
682 |
0 |
0 |
0 |
T48 |
25906 |
0 |
0 |
0 |
T57 |
496 |
0 |
0 |
0 |
T102 |
3525 |
0 |
0 |
0 |
T147 |
404 |
0 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
3483 |
0 |
0 |
T5 |
661 |
10 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
44 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
127 |
0 |
0 |
T34 |
0 |
44 |
0 |
0 |
T35 |
0 |
75 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
244 |
0 |
0 |
T93 |
0 |
116 |
0 |
0 |
T128 |
0 |
234 |
0 |
0 |
T144 |
0 |
49 |
0 |
0 |
T145 |
0 |
221 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
42 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5106667 |
0 |
0 |
T1 |
509 |
108 |
0 |
0 |
T2 |
30305 |
29832 |
0 |
0 |
T3 |
12443 |
12021 |
0 |
0 |
T4 |
39627 |
39226 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
294 |
0 |
0 |
T12 |
18017 |
17616 |
0 |
0 |
T13 |
421 |
20 |
0 |
0 |
T14 |
593 |
192 |
0 |
0 |
T15 |
5141 |
4740 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5109051 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
4 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
48 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
45 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
42 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
42 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
3420 |
0 |
0 |
T5 |
661 |
9 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
43 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
124 |
0 |
0 |
T34 |
0 |
42 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
241 |
0 |
0 |
T93 |
0 |
115 |
0 |
0 |
T128 |
0 |
231 |
0 |
0 |
T144 |
0 |
47 |
0 |
0 |
T145 |
0 |
220 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
6103 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
26 |
0 |
0 |
T3 |
12443 |
11 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
0 |
67 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
26 |
0 |
0 |
T13 |
421 |
2 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
19 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
5326004 |
0 |
0 |
T1 |
509 |
109 |
0 |
0 |
T2 |
30305 |
29844 |
0 |
0 |
T3 |
12443 |
12025 |
0 |
0 |
T4 |
39627 |
39227 |
0 |
0 |
T5 |
661 |
261 |
0 |
0 |
T11 |
695 |
295 |
0 |
0 |
T12 |
18017 |
17617 |
0 |
0 |
T13 |
421 |
21 |
0 |
0 |
T14 |
593 |
193 |
0 |
0 |
T15 |
5141 |
4741 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5981322 |
21 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T183 |
0 |
1 |
0 |
0 |
T204 |
0 |
1 |
0 |
0 |