Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T9,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T9,T53 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
227928 |
0 |
0 |
T1 |
1002144 |
2 |
0 |
0 |
T2 |
4107929 |
36 |
0 |
0 |
T3 |
14608220 |
12 |
0 |
0 |
T4 |
2862371 |
0 |
0 |
0 |
T5 |
9113851 |
0 |
0 |
0 |
T6 |
23866172 |
70 |
0 |
0 |
T7 |
2041272 |
14 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
2278620 |
16 |
0 |
0 |
T12 |
11504167 |
3 |
0 |
0 |
T13 |
2535246 |
0 |
0 |
0 |
T14 |
3875593 |
0 |
0 |
0 |
T15 |
4632266 |
3 |
0 |
0 |
T21 |
503304 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T23 |
4490250 |
14 |
0 |
0 |
T24 |
1051552 |
0 |
0 |
0 |
T25 |
1533110 |
14 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T42 |
7490256 |
12 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
0 |
14 |
0 |
0 |
T46 |
0 |
16 |
0 |
0 |
T47 |
0 |
14 |
0 |
0 |
T48 |
0 |
27 |
0 |
0 |
T49 |
841792 |
0 |
0 |
0 |
T50 |
415668 |
0 |
0 |
0 |
T51 |
159564 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
230712 |
0 |
0 |
T1 |
1002144 |
2 |
0 |
0 |
T2 |
4224607 |
36 |
0 |
0 |
T3 |
15217933 |
12 |
0 |
0 |
T4 |
2880453 |
0 |
0 |
0 |
T5 |
9416302 |
0 |
0 |
0 |
T6 |
24674812 |
70 |
0 |
0 |
T7 |
2041272 |
14 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
2368347 |
16 |
0 |
0 |
T12 |
11927579 |
3 |
0 |
0 |
T13 |
2635797 |
0 |
0 |
0 |
T14 |
4029407 |
0 |
0 |
0 |
T15 |
4807069 |
3 |
0 |
0 |
T21 |
503304 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
4490250 |
14 |
0 |
0 |
T24 |
1051552 |
0 |
0 |
0 |
T25 |
1533110 |
14 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T42 |
7490256 |
12 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
0 |
14 |
0 |
0 |
T46 |
0 |
16 |
0 |
0 |
T47 |
0 |
14 |
0 |
0 |
T48 |
0 |
27 |
0 |
0 |
T49 |
841792 |
0 |
0 |
0 |
T50 |
415668 |
0 |
0 |
0 |
T51 |
159564 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T26,T16,T250 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T26,T16,T250 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
2027 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
1 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2107 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
1 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T26,T16,T250 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T26,T16,T250 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2097 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
1 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
2097 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
1 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T6,T9 |
1 | 1 | Covered | T4,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T53,T54 |
1 | 1 | Covered | T4,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1000 |
0 |
0 |
T4 |
39627 |
2 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
2 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1082 |
0 |
0 |
T4 |
57709 |
2 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
2 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T6,T9 |
1 | 1 | Covered | T4,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T53,T54 |
1 | 1 | Covered | T4,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1071 |
0 |
0 |
T4 |
57709 |
2 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
2 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1071 |
0 |
0 |
T4 |
39627 |
2 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
2 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T6,T9 |
1 | 1 | Covered | T4,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T53,T54 |
1 | 1 | Covered | T4,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
969 |
0 |
0 |
T4 |
39627 |
2 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
2 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1052 |
0 |
0 |
T4 |
57709 |
2 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
2 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T6,T9 |
1 | 1 | Covered | T4,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T53,T54 |
1 | 1 | Covered | T4,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1041 |
0 |
0 |
T4 |
57709 |
2 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
2 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1041 |
0 |
0 |
T4 |
39627 |
2 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
2 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T6,T9 |
1 | 1 | Covered | T4,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T53,T54 |
1 | 1 | Covered | T4,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
970 |
0 |
0 |
T4 |
39627 |
2 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
2 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1051 |
0 |
0 |
T4 |
57709 |
2 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
2 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T6,T9 |
1 | 1 | Covered | T4,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T4,T53,T54 |
1 | 1 | Covered | T4,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1040 |
0 |
0 |
T4 |
57709 |
2 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
2 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1040 |
0 |
0 |
T4 |
39627 |
2 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
2 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T9,T20 |
1 | 0 | Covered | T4,T9,T20 |
1 | 1 | Covered | T4,T9,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T9,T20 |
1 | 0 | Covered | T4,T9,T20 |
1 | 1 | Covered | T4,T9,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1000 |
0 |
0 |
T4 |
39627 |
2 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1081 |
0 |
0 |
T4 |
57709 |
2 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T9,T20 |
1 | 0 | Covered | T4,T9,T20 |
1 | 1 | Covered | T4,T9,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T9,T20 |
1 | 0 | Covered | T4,T9,T20 |
1 | 1 | Covered | T4,T9,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1072 |
0 |
0 |
T4 |
57709 |
2 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1072 |
0 |
0 |
T4 |
39627 |
2 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T22,T28,T86 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T22,T28,T86 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1143 |
0 |
0 |
T2 |
30305 |
10 |
0 |
0 |
T3 |
12443 |
3 |
0 |
0 |
T4 |
39627 |
1 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
16 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T41 |
0 |
9 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1225 |
0 |
0 |
T2 |
146983 |
10 |
0 |
0 |
T3 |
622156 |
3 |
0 |
0 |
T4 |
57709 |
1 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
16 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
0 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T41 |
0 |
9 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T21,T22 |
1 | 0 | Covered | T6,T21,T22 |
1 | 1 | Covered | T6,T21,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T21,T22 |
1 | 0 | Covered | T6,T21,T22 |
1 | 1 | Covered | T6,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
2890 |
0 |
0 |
T6 |
71572 |
40 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
20 |
0 |
0 |
T22 |
0 |
40 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2970 |
0 |
0 |
T6 |
880212 |
40 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T21 |
62414 |
20 |
0 |
0 |
T22 |
0 |
40 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T50 |
103503 |
0 |
0 |
0 |
T51 |
52749 |
0 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T21,T22 |
1 | 0 | Covered | T6,T21,T22 |
1 | 1 | Covered | T6,T21,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T21,T22 |
1 | 0 | Covered | T6,T21,T22 |
1 | 1 | Covered | T6,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2960 |
0 |
0 |
T6 |
880212 |
40 |
0 |
0 |
T7 |
253051 |
0 |
0 |
0 |
T21 |
62414 |
20 |
0 |
0 |
T22 |
0 |
40 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T50 |
103503 |
0 |
0 |
0 |
T51 |
52749 |
0 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
2960 |
0 |
0 |
T6 |
71572 |
40 |
0 |
0 |
T7 |
2108 |
0 |
0 |
0 |
T21 |
499 |
20 |
0 |
0 |
T22 |
0 |
40 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6267 |
0 |
0 |
T6 |
71572 |
62 |
0 |
0 |
T7 |
2108 |
20 |
0 |
0 |
T21 |
499 |
1 |
0 |
0 |
T22 |
0 |
122 |
0 |
0 |
T23 |
2625 |
40 |
0 |
0 |
T24 |
523 |
20 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T42 |
2306 |
20 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
6352 |
0 |
0 |
T6 |
880212 |
62 |
0 |
0 |
T7 |
253051 |
20 |
0 |
0 |
T21 |
62414 |
1 |
0 |
0 |
T22 |
0 |
122 |
0 |
0 |
T23 |
446400 |
40 |
0 |
0 |
T24 |
130921 |
20 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T42 |
933976 |
20 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T50 |
103503 |
0 |
0 |
0 |
T51 |
52749 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
6339 |
0 |
0 |
T6 |
880212 |
62 |
0 |
0 |
T7 |
253051 |
20 |
0 |
0 |
T21 |
62414 |
1 |
0 |
0 |
T22 |
0 |
122 |
0 |
0 |
T23 |
446400 |
40 |
0 |
0 |
T24 |
130921 |
20 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T42 |
933976 |
20 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T50 |
103503 |
0 |
0 |
0 |
T51 |
52749 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6339 |
0 |
0 |
T6 |
71572 |
62 |
0 |
0 |
T7 |
2108 |
20 |
0 |
0 |
T21 |
499 |
1 |
0 |
0 |
T22 |
0 |
122 |
0 |
0 |
T23 |
2625 |
40 |
0 |
0 |
T24 |
523 |
20 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T42 |
2306 |
20 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7477 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
88 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
1 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7560 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
88 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
1 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7545 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
88 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
1 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7545 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
88 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
1 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6202 |
0 |
0 |
T6 |
71572 |
60 |
0 |
0 |
T7 |
2108 |
20 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
120 |
0 |
0 |
T23 |
2625 |
40 |
0 |
0 |
T24 |
523 |
20 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T42 |
2306 |
20 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
6286 |
0 |
0 |
T6 |
880212 |
60 |
0 |
0 |
T7 |
253051 |
20 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
120 |
0 |
0 |
T23 |
446400 |
40 |
0 |
0 |
T24 |
130921 |
20 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T42 |
933976 |
20 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T50 |
103503 |
0 |
0 |
0 |
T51 |
52749 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
6272 |
0 |
0 |
T6 |
880212 |
60 |
0 |
0 |
T7 |
253051 |
20 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
120 |
0 |
0 |
T23 |
446400 |
40 |
0 |
0 |
T24 |
130921 |
20 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T42 |
933976 |
20 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T50 |
103503 |
0 |
0 |
0 |
T51 |
52749 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6272 |
0 |
0 |
T6 |
71572 |
60 |
0 |
0 |
T7 |
2108 |
20 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
120 |
0 |
0 |
T23 |
2625 |
40 |
0 |
0 |
T24 |
523 |
20 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T42 |
2306 |
20 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T51 |
439 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
979 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
1 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1061 |
0 |
0 |
T5 |
303112 |
1 |
0 |
0 |
T6 |
880212 |
1 |
0 |
0 |
T7 |
253051 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T50 |
103503 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1052 |
0 |
0 |
T5 |
303112 |
1 |
0 |
0 |
T6 |
880212 |
1 |
0 |
0 |
T7 |
253051 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
62414 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
446400 |
0 |
0 |
0 |
T24 |
130921 |
0 |
0 |
0 |
T25 |
152701 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T42 |
933976 |
0 |
0 |
0 |
T49 |
104822 |
0 |
0 |
0 |
T50 |
103503 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1052 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
71572 |
1 |
0 |
0 |
T7 |
2108 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T21 |
499 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
2625 |
0 |
0 |
0 |
T24 |
523 |
0 |
0 |
0 |
T25 |
610 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T42 |
2306 |
0 |
0 |
0 |
T49 |
402 |
0 |
0 |
0 |
T50 |
414 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
2017 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2096 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
1 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2084 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
1 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
2084 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
1 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T23,T25 |
1 | 0 | Covered | T11,T23,T25 |
1 | 1 | Covered | T11,T23,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T23,T25 |
1 | 0 | Covered | T11,T23,T25 |
1 | 1 | Covered | T11,T23,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1289 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
695 |
5 |
0 |
0 |
T12 |
18017 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
0 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T23 |
2625 |
4 |
0 |
0 |
T25 |
610 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1373 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
90422 |
5 |
0 |
0 |
T12 |
441429 |
0 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
0 |
0 |
0 |
T22 |
0 |
7 |
0 |
0 |
T23 |
446400 |
4 |
0 |
0 |
T25 |
152701 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T23,T25 |
1 | 0 | Covered | T11,T23,T25 |
1 | 1 | Covered | T11,T23,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T23,T25 |
1 | 0 | Covered | T11,T23,T25 |
1 | 1 | Covered | T11,T23,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1362 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
90422 |
5 |
0 |
0 |
T12 |
441429 |
0 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
0 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T23 |
446400 |
4 |
0 |
0 |
T25 |
152701 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1363 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
695 |
5 |
0 |
0 |
T12 |
18017 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
0 |
0 |
0 |
T22 |
0 |
7 |
0 |
0 |
T23 |
2625 |
4 |
0 |
0 |
T25 |
610 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T23,T25 |
1 | 0 | Covered | T11,T23,T25 |
1 | 1 | Covered | T11,T23,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T23,T25 |
1 | 0 | Covered | T11,T23,T25 |
1 | 1 | Covered | T11,T23,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1078 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
695 |
3 |
0 |
0 |
T12 |
18017 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
2625 |
3 |
0 |
0 |
T25 |
610 |
3 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1159 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
90422 |
3 |
0 |
0 |
T12 |
441429 |
0 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
446400 |
3 |
0 |
0 |
T25 |
152701 |
3 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T23,T25 |
1 | 0 | Covered | T11,T23,T25 |
1 | 1 | Covered | T11,T23,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T23,T25 |
1 | 0 | Covered | T11,T23,T25 |
1 | 1 | Covered | T11,T23,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1149 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
90422 |
3 |
0 |
0 |
T12 |
441429 |
0 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
446400 |
3 |
0 |
0 |
T25 |
152701 |
3 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1149 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
695 |
3 |
0 |
0 |
T12 |
18017 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
2625 |
3 |
0 |
0 |
T25 |
610 |
3 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T1,T2,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6892 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
72 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T31 |
0 |
74 |
0 |
0 |
T39 |
0 |
53 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
69 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
6979 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
72 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T31 |
0 |
74 |
0 |
0 |
T39 |
0 |
53 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
69 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T1,T2,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
6967 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
72 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T31 |
0 |
74 |
0 |
0 |
T39 |
0 |
53 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
69 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6967 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
72 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T31 |
0 |
74 |
0 |
0 |
T39 |
0 |
53 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
69 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6927 |
0 |
0 |
T2 |
30305 |
90 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T31 |
0 |
62 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
100 |
0 |
0 |
T69 |
0 |
80 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7011 |
0 |
0 |
T2 |
146983 |
90 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T31 |
0 |
62 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
101 |
0 |
0 |
T69 |
0 |
80 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7002 |
0 |
0 |
T2 |
146983 |
90 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T31 |
0 |
62 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
101 |
0 |
0 |
T69 |
0 |
80 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7002 |
0 |
0 |
T2 |
30305 |
90 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T31 |
0 |
62 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
101 |
0 |
0 |
T69 |
0 |
80 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6790 |
0 |
0 |
T2 |
30305 |
83 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T30 |
0 |
83 |
0 |
0 |
T31 |
0 |
78 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
74 |
0 |
0 |
T69 |
0 |
84 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
6879 |
0 |
0 |
T2 |
146983 |
83 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T30 |
0 |
83 |
0 |
0 |
T31 |
0 |
78 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
75 |
0 |
0 |
T69 |
0 |
85 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
6867 |
0 |
0 |
T2 |
146983 |
83 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T30 |
0 |
83 |
0 |
0 |
T31 |
0 |
78 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
75 |
0 |
0 |
T69 |
0 |
85 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
6867 |
0 |
0 |
T2 |
30305 |
83 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T30 |
0 |
83 |
0 |
0 |
T31 |
0 |
78 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
75 |
0 |
0 |
T69 |
0 |
85 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7077 |
0 |
0 |
T2 |
30305 |
83 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T30 |
0 |
83 |
0 |
0 |
T31 |
0 |
88 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
94 |
0 |
0 |
T69 |
0 |
55 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7160 |
0 |
0 |
T2 |
146983 |
83 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T30 |
0 |
83 |
0 |
0 |
T31 |
0 |
88 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
94 |
0 |
0 |
T69 |
0 |
55 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7149 |
0 |
0 |
T2 |
146983 |
83 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T30 |
0 |
83 |
0 |
0 |
T31 |
0 |
88 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
94 |
0 |
0 |
T69 |
0 |
55 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7149 |
0 |
0 |
T2 |
30305 |
83 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T30 |
0 |
83 |
0 |
0 |
T31 |
0 |
88 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
94 |
0 |
0 |
T69 |
0 |
55 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T1,T2,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1248 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1327 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T1,T2,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1318 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1318 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1238 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1319 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1310 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1310 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1274 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1354 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1343 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1343 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1252 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1331 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T15 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T12,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1320 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
0 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
0 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1320 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
0 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
0 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7573 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
72 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7655 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
72 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7645 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
72 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7645 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
72 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7595 |
0 |
0 |
T2 |
30305 |
90 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7675 |
0 |
0 |
T2 |
146983 |
90 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7665 |
0 |
0 |
T2 |
146983 |
90 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7665 |
0 |
0 |
T2 |
30305 |
90 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7442 |
0 |
0 |
T2 |
30305 |
83 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7528 |
0 |
0 |
T2 |
146983 |
83 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7517 |
0 |
0 |
T2 |
146983 |
83 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7517 |
0 |
0 |
T2 |
30305 |
83 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7688 |
0 |
0 |
T2 |
30305 |
83 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7768 |
0 |
0 |
T2 |
146983 |
83 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T2,T12,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T12,T15 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
7759 |
0 |
0 |
T2 |
146983 |
83 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
51 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
7759 |
0 |
0 |
T2 |
30305 |
83 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
51 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
73 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1959 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2039 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2028 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
2028 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1838 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1919 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1908 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1908 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1861 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1945 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1935 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1935 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T16 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1853 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1934 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T16 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1923 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1923 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1942 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2021 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
2010 |
0 |
0 |
T1 |
124759 |
1 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
2010 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
0 |
24 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1873 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1953 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1943 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1943 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1846 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1929 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1918 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1918 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1887 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1965 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T2,T3,T12 |
1 | 1 | Covered | T56,T74,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T12 |
1 | 0 | Covered | T56,T74,T26 |
1 | 1 | Covered | T2,T3,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1422980777 |
1954 |
0 |
0 |
T2 |
146983 |
12 |
0 |
0 |
T3 |
622156 |
4 |
0 |
0 |
T4 |
57709 |
0 |
0 |
0 |
T5 |
303112 |
0 |
0 |
0 |
T6 |
880212 |
22 |
0 |
0 |
T11 |
90422 |
0 |
0 |
0 |
T12 |
441429 |
1 |
0 |
0 |
T13 |
100972 |
0 |
0 |
0 |
T14 |
154407 |
0 |
0 |
0 |
T15 |
179944 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6241252 |
1954 |
0 |
0 |
T2 |
30305 |
12 |
0 |
0 |
T3 |
12443 |
4 |
0 |
0 |
T4 |
39627 |
0 |
0 |
0 |
T5 |
661 |
0 |
0 |
0 |
T6 |
71572 |
22 |
0 |
0 |
T11 |
695 |
0 |
0 |
0 |
T12 |
18017 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
593 |
0 |
0 |
0 |
T15 |
5141 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |