Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 42 | 91.30 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 28 | 87.50 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Covered | T4,T1,T13 |
1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T2,T7,T33 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
1 | Covered | T2,T7,T33 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T2,T7,T33 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T39 |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T2,T7,T33 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T7,T33 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T7,T33 |
0 | 1 | Covered | T7,T153,T132 |
1 | 0 | Covered | T49,T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T7,T33 |
1 | - | Covered | T7,T153,T132 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T7,T33 |
DetectSt |
168 |
Covered |
T2,T7,T33 |
IdleSt |
163 |
Covered |
T4,T1,T5 |
StableSt |
191 |
Covered |
T2,T7,T33 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T7,T33 |
DebounceSt->IdleSt |
163 |
Covered |
T156,T121 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T2,T7,T33 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T7,T33 |
StableSt->IdleSt |
206 |
Covered |
T7,T33,T35 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
8 |
80.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T7,T33 |
|
0 |
1 |
Covered |
T2,T7,T33 |
|
0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T7,T33 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T7,T33 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T7,T33 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T156,T121 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T7,T33 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T7,T33 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T7,T153,T132 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T7,T33 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
89 |
0 |
0 |
T2 |
682 |
2 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
2 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T153 |
0 |
4 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
32184 |
0 |
0 |
T2 |
682 |
37 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
12 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
55 |
0 |
0 |
T35 |
0 |
33 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
35 |
0 |
0 |
T130 |
0 |
55 |
0 |
0 |
T150 |
0 |
47 |
0 |
0 |
T152 |
0 |
96 |
0 |
0 |
T153 |
0 |
127 |
0 |
0 |
T157 |
0 |
16 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8379331 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
279 |
0 |
0 |
T3 |
670 |
269 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
342 |
0 |
0 |
T7 |
14517 |
8279 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
25484 |
0 |
0 |
T2 |
682 |
114 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
58 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
46 |
0 |
0 |
T35 |
0 |
84 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
65 |
0 |
0 |
T130 |
0 |
40 |
0 |
0 |
T150 |
0 |
91 |
0 |
0 |
T152 |
0 |
39 |
0 |
0 |
T153 |
0 |
435 |
0 |
0 |
T157 |
0 |
38 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
43 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8143245 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
4 |
0 |
0 |
T3 |
670 |
269 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
342 |
0 |
0 |
T7 |
14517 |
8138 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8145465 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
4 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
345 |
0 |
0 |
T7 |
14517 |
8153 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
46 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
43 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
43 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
43 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
25419 |
0 |
0 |
T2 |
682 |
112 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
57 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
44 |
0 |
0 |
T35 |
0 |
80 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T73 |
0 |
63 |
0 |
0 |
T130 |
0 |
38 |
0 |
0 |
T150 |
0 |
89 |
0 |
0 |
T152 |
0 |
37 |
0 |
0 |
T153 |
0 |
432 |
0 |
0 |
T157 |
0 |
36 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8381696 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
282 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
345 |
0 |
0 |
T7 |
14517 |
8297 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
19 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T121 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T153 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T13 |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T7,T35,T37 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
1 | Covered | T7,T35,T37 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T7,T35,T37 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T35 |
1 | 0 | Covered | T13,T2,T14 |
1 | 1 | Covered | T7,T35,T37 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T35,T37 |
0 | 1 | Covered | T73,T163,T164 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T35,T37 |
0 | 1 | Covered | T7,T35,T37 |
1 | 0 | Covered | T49,T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T7,T35,T37 |
1 | - | Covered | T7,T35,T37 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T7,T35,T37 |
DetectSt |
168 |
Covered |
T7,T35,T37 |
IdleSt |
163 |
Covered |
T4,T1,T5 |
StableSt |
191 |
Covered |
T7,T35,T37 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T7,T35,T37 |
DebounceSt->IdleSt |
163 |
Covered |
T150,T161,T156 |
DetectSt->IdleSt |
186 |
Covered |
T73,T163,T164 |
DetectSt->StableSt |
191 |
Covered |
T7,T35,T37 |
IdleSt->DebounceSt |
148 |
Covered |
T7,T35,T37 |
StableSt->IdleSt |
206 |
Covered |
T7,T35,T37 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T7,T35,T37 |
|
0 |
1 |
Covered |
T7,T35,T37 |
|
0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T35,T37 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T7,T35,T37 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T7,T35,T37 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T161,T156,T148 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T7,T35,T37 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T73,T163,T164 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T7,T35,T37 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T7,T35,T37 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T7,T35,T37 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
119 |
0 |
0 |
T7 |
14517 |
4 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
4 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T127 |
0 |
4 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
271499 |
0 |
0 |
T7 |
14517 |
24 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
140 |
0 |
0 |
T37 |
0 |
124 |
0 |
0 |
T45 |
0 |
96 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
101100 |
0 |
0 |
T73 |
0 |
35 |
0 |
0 |
T127 |
0 |
134 |
0 |
0 |
T130 |
0 |
55 |
0 |
0 |
T150 |
0 |
2343 |
0 |
0 |
T165 |
0 |
51 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8379301 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
281 |
0 |
0 |
T3 |
670 |
269 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
342 |
0 |
0 |
T7 |
14517 |
8277 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
4 |
0 |
0 |
T73 |
545 |
1 |
0 |
0 |
T116 |
0 |
1 |
0 |
0 |
T163 |
0 |
1 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T166 |
589 |
0 |
0 |
0 |
T167 |
3190 |
0 |
0 |
0 |
T168 |
404 |
0 |
0 |
0 |
T169 |
515 |
0 |
0 |
0 |
T170 |
423 |
0 |
0 |
0 |
T171 |
46447 |
0 |
0 |
0 |
T172 |
507 |
0 |
0 |
0 |
T173 |
731 |
0 |
0 |
0 |
T174 |
11267 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
122871 |
0 |
0 |
T7 |
14517 |
43 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
85 |
0 |
0 |
T37 |
0 |
69 |
0 |
0 |
T45 |
0 |
32 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
57661 |
0 |
0 |
T127 |
0 |
152 |
0 |
0 |
T130 |
0 |
10 |
0 |
0 |
T150 |
0 |
40 |
0 |
0 |
T163 |
0 |
55 |
0 |
0 |
T165 |
0 |
47 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
54 |
0 |
0 |
T7 |
14517 |
2 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T163 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
7801965 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
281 |
0 |
0 |
T3 |
670 |
269 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
116 |
0 |
0 |
T7 |
14517 |
8138 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
7804199 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
282 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
118 |
0 |
0 |
T7 |
14517 |
8153 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
63 |
0 |
0 |
T7 |
14517 |
2 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
58 |
0 |
0 |
T7 |
14517 |
2 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
54 |
0 |
0 |
T7 |
14517 |
2 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T163 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
54 |
0 |
0 |
T7 |
14517 |
2 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
2 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T163 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
122796 |
0 |
0 |
T7 |
14517 |
40 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
83 |
0 |
0 |
T37 |
0 |
67 |
0 |
0 |
T45 |
0 |
31 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
57658 |
0 |
0 |
T127 |
0 |
149 |
0 |
0 |
T130 |
0 |
9 |
0 |
0 |
T150 |
0 |
39 |
0 |
0 |
T163 |
0 |
53 |
0 |
0 |
T165 |
0 |
45 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
2738 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
9 |
0 |
0 |
T7 |
14517 |
42 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T13 |
427 |
2 |
0 |
0 |
T14 |
526 |
4 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T58 |
409 |
2 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8381696 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
282 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
345 |
0 |
0 |
T7 |
14517 |
8297 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
31 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T11 |
483 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T13,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Covered | T1,T13,T2 |
1 | 1 | Covered | T1,T13,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T2,T3,T6 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
1 | Covered | T2,T3,T6 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T2,T3,T6 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T13,T14 |
1 | 1 | Covered | T2,T3,T6 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T6 |
0 | 1 | Covered | T150,T113,T175 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T6 |
0 | 1 | Covered | T6,T33,T37 |
1 | 0 | Covered | T49,T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T3,T6 |
1 | - | Covered | T6,T33,T37 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T3,T6 |
DetectSt |
168 |
Covered |
T2,T3,T6 |
IdleSt |
163 |
Covered |
T4,T1,T5 |
StableSt |
191 |
Covered |
T2,T3,T6 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T3,T6 |
DebounceSt->IdleSt |
163 |
Covered |
T35,T150,T157 |
DetectSt->IdleSt |
186 |
Covered |
T150,T113,T175 |
DetectSt->StableSt |
191 |
Covered |
T2,T3,T6 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T3,T6 |
StableSt->IdleSt |
206 |
Covered |
T6,T7,T20 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T3,T6 |
|
0 |
1 |
Covered |
T2,T3,T6 |
|
0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T3,T6 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T13,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T3,T6 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T157,T176 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T3,T6 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T150,T113,T175 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T3,T6 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T6,T33,T37 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T3,T6 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
146 |
0 |
0 |
T2 |
682 |
2 |
0 |
0 |
T3 |
670 |
2 |
0 |
0 |
T6 |
1945 |
2 |
0 |
0 |
T7 |
14517 |
2 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
141967 |
0 |
0 |
T2 |
682 |
37 |
0 |
0 |
T3 |
670 |
97 |
0 |
0 |
T6 |
1945 |
62 |
0 |
0 |
T7 |
14517 |
47 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
55 |
0 |
0 |
T35 |
0 |
5341 |
0 |
0 |
T37 |
0 |
186 |
0 |
0 |
T39 |
0 |
37 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
47 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8379274 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
279 |
0 |
0 |
T3 |
670 |
267 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
340 |
0 |
0 |
T7 |
14517 |
8279 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
3 |
0 |
0 |
T113 |
17555 |
1 |
0 |
0 |
T114 |
24838 |
0 |
0 |
0 |
T147 |
576 |
0 |
0 |
0 |
T150 |
23112 |
1 |
0 |
0 |
T152 |
699 |
0 |
0 |
0 |
T175 |
0 |
1 |
0 |
0 |
T177 |
412 |
0 |
0 |
0 |
T178 |
467 |
0 |
0 |
0 |
T179 |
526 |
0 |
0 |
0 |
T180 |
435 |
0 |
0 |
0 |
T181 |
426 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
222674 |
0 |
0 |
T2 |
682 |
115 |
0 |
0 |
T3 |
670 |
42 |
0 |
0 |
T6 |
1945 |
59 |
0 |
0 |
T7 |
14517 |
41 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
110 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
148 |
0 |
0 |
T35 |
0 |
43 |
0 |
0 |
T37 |
0 |
132 |
0 |
0 |
T39 |
0 |
42 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
224 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
69 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
7807516 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
4 |
0 |
0 |
T3 |
670 |
4 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
116 |
0 |
0 |
T7 |
14517 |
8140 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
7809732 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
4 |
0 |
0 |
T3 |
670 |
4 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
118 |
0 |
0 |
T7 |
14517 |
8155 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
76 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
72 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
69 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
69 |
0 |
0 |
T2 |
682 |
1 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
222574 |
0 |
0 |
T2 |
682 |
113 |
0 |
0 |
T3 |
670 |
40 |
0 |
0 |
T6 |
1945 |
58 |
0 |
0 |
T7 |
14517 |
39 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T14 |
526 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T20 |
0 |
108 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T33 |
0 |
147 |
0 |
0 |
T35 |
0 |
41 |
0 |
0 |
T37 |
0 |
128 |
0 |
0 |
T39 |
0 |
40 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T119 |
0 |
222 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8381696 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
282 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
345 |
0 |
0 |
T7 |
14517 |
8297 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
36 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T153 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T182 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T13,T2 |
1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T2 |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T6,T38,T33 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
1 | Covered | T6,T38,T33 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T6,T38,T33 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T13,T14 |
1 | 1 | Covered | T6,T38,T33 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T38,T33 |
0 | 1 | Covered | T174 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T38,T33 |
0 | 1 | Covered | T38,T35,T150 |
1 | 0 | Covered | T49,T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T6,T38,T33 |
1 | - | Covered | T38,T35,T150 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T6,T38,T33 |
DetectSt |
168 |
Covered |
T6,T38,T33 |
IdleSt |
163 |
Covered |
T4,T1,T5 |
StableSt |
191 |
Covered |
T6,T38,T33 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T6,T38,T33 |
DebounceSt->IdleSt |
163 |
Covered |
T159,T156,T129 |
DetectSt->IdleSt |
186 |
Covered |
T174 |
DetectSt->StableSt |
191 |
Covered |
T6,T38,T33 |
IdleSt->DebounceSt |
148 |
Covered |
T6,T38,T33 |
StableSt->IdleSt |
206 |
Covered |
T6,T38,T33 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T6,T38,T33 |
|
0 |
1 |
Covered |
T6,T38,T33 |
|
0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T38,T33 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T6,T38,T33 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T6,T38,T33 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T159,T156,T129 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T6,T38,T33 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T174 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T6,T38,T33 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T38,T35,T150 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T6,T38,T33 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
69 |
0 |
0 |
T6 |
1945 |
2 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
9282 |
0 |
0 |
T6 |
1945 |
62 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
55 |
0 |
0 |
T35 |
0 |
70 |
0 |
0 |
T38 |
0 |
79 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
35 |
0 |
0 |
T127 |
0 |
67 |
0 |
0 |
T128 |
0 |
41 |
0 |
0 |
T150 |
0 |
7558 |
0 |
0 |
T157 |
0 |
16 |
0 |
0 |
T174 |
0 |
29 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8379351 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
281 |
0 |
0 |
T3 |
670 |
269 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
340 |
0 |
0 |
T7 |
14517 |
8281 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
1 |
0 |
0 |
T89 |
5016 |
0 |
0 |
0 |
T90 |
18924 |
0 |
0 |
0 |
T91 |
5766 |
0 |
0 |
0 |
T174 |
11267 |
1 |
0 |
0 |
T183 |
422 |
0 |
0 |
0 |
T184 |
7712 |
0 |
0 |
0 |
T185 |
656 |
0 |
0 |
0 |
T186 |
30296 |
0 |
0 |
0 |
T187 |
7791 |
0 |
0 |
0 |
T188 |
402 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
2978 |
0 |
0 |
T6 |
1945 |
37 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
45 |
0 |
0 |
T35 |
0 |
120 |
0 |
0 |
T38 |
0 |
73 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
65 |
0 |
0 |
T127 |
0 |
347 |
0 |
0 |
T128 |
0 |
81 |
0 |
0 |
T132 |
0 |
39 |
0 |
0 |
T150 |
0 |
222 |
0 |
0 |
T157 |
0 |
37 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
32 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
7718179 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
4 |
0 |
0 |
T3 |
670 |
4 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
116 |
0 |
0 |
T7 |
14517 |
8281 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
7720402 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
4 |
0 |
0 |
T3 |
670 |
4 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
118 |
0 |
0 |
T7 |
14517 |
8297 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
37 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
33 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
32 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
32 |
0 |
0 |
T6 |
1945 |
1 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
2931 |
0 |
0 |
T6 |
1945 |
35 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
43 |
0 |
0 |
T35 |
0 |
119 |
0 |
0 |
T38 |
0 |
72 |
0 |
0 |
T51 |
633 |
0 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T73 |
0 |
63 |
0 |
0 |
T127 |
0 |
345 |
0 |
0 |
T128 |
0 |
80 |
0 |
0 |
T132 |
0 |
37 |
0 |
0 |
T150 |
0 |
219 |
0 |
0 |
T157 |
0 |
35 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
6210 |
0 |
0 |
T1 |
918 |
5 |
0 |
0 |
T2 |
682 |
0 |
0 |
0 |
T3 |
670 |
0 |
0 |
0 |
T5 |
402 |
0 |
0 |
0 |
T6 |
1945 |
10 |
0 |
0 |
T7 |
14517 |
42 |
0 |
0 |
T8 |
5132 |
12 |
0 |
0 |
T9 |
0 |
32 |
0 |
0 |
T10 |
0 |
9 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
427 |
2 |
0 |
0 |
T14 |
526 |
4 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8381696 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
282 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
345 |
0 |
0 |
T7 |
14517 |
8297 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
15 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T31 |
13765 |
0 |
0 |
0 |
T33 |
227835 |
0 |
0 |
0 |
T34 |
23794 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
6803 |
1 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T48 |
502 |
0 |
0 |
0 |
T115 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T175 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T13,T14 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T4,T13,T14 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T3,T7,T39 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
1 | Covered | T3,T7,T39 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T3,T7,T39 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T39 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T3,T7,T39 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T7,T39 |
0 | 1 | Covered | T155 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T7,T39 |
0 | 1 | Covered | T3,T35,T37 |
1 | 0 | Covered | T49,T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T7,T39 |
1 | - | Covered | T3,T35,T37 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T3,T7,T39 |
DetectSt |
168 |
Covered |
T3,T7,T39 |
IdleSt |
163 |
Covered |
T4,T1,T5 |
StableSt |
191 |
Covered |
T3,T7,T39 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T3,T7,T39 |
DebounceSt->IdleSt |
163 |
Covered |
T20,T33,T153 |
DetectSt->IdleSt |
186 |
Covered |
T155 |
DetectSt->StableSt |
191 |
Covered |
T3,T7,T39 |
IdleSt->DebounceSt |
148 |
Covered |
T3,T7,T39 |
StableSt->IdleSt |
206 |
Covered |
T3,T7,T35 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T3,T7,T39 |
|
0 |
1 |
Covered |
T3,T7,T39 |
|
0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T7,T39 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T7,T39 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T13,T14 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T7,T39 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T20,T33,T153 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T7,T39 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T155 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T7,T39 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T3,T35,T37 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T7,T39 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
104 |
0 |
0 |
T3 |
670 |
2 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
2 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
87206 |
0 |
0 |
T3 |
670 |
97 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
47 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
55 |
0 |
0 |
T35 |
0 |
87 |
0 |
0 |
T36 |
0 |
100 |
0 |
0 |
T37 |
0 |
62 |
0 |
0 |
T39 |
0 |
37 |
0 |
0 |
T45 |
0 |
96 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
67 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8379316 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
281 |
0 |
0 |
T3 |
670 |
267 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
342 |
0 |
0 |
T7 |
14517 |
8279 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
1 |
0 |
0 |
T155 |
667 |
1 |
0 |
0 |
T189 |
741 |
0 |
0 |
0 |
T191 |
522 |
0 |
0 |
0 |
T192 |
372283 |
0 |
0 |
0 |
T193 |
423 |
0 |
0 |
0 |
T194 |
716 |
0 |
0 |
0 |
T195 |
720 |
0 |
0 |
0 |
T196 |
522 |
0 |
0 |
0 |
T197 |
413 |
0 |
0 |
0 |
T198 |
13103 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
60398 |
0 |
0 |
T3 |
670 |
23 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
41 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
57 |
0 |
0 |
T36 |
0 |
196 |
0 |
0 |
T37 |
0 |
30 |
0 |
0 |
T39 |
0 |
106 |
0 |
0 |
T45 |
0 |
45 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
217 |
0 |
0 |
T149 |
0 |
68 |
0 |
0 |
T150 |
0 |
42 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
49 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8132176 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
281 |
0 |
0 |
T3 |
670 |
4 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
342 |
0 |
0 |
T7 |
14517 |
8140 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8134405 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
282 |
0 |
0 |
T3 |
670 |
4 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
345 |
0 |
0 |
T7 |
14517 |
8155 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
54 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
50 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
49 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
49 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
1 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
60327 |
0 |
0 |
T3 |
670 |
22 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
39 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
54 |
0 |
0 |
T36 |
0 |
194 |
0 |
0 |
T37 |
0 |
29 |
0 |
0 |
T39 |
0 |
104 |
0 |
0 |
T45 |
0 |
43 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T127 |
0 |
216 |
0 |
0 |
T149 |
0 |
66 |
0 |
0 |
T150 |
0 |
40 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8381696 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
282 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
345 |
0 |
0 |
T7 |
14517 |
8297 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
25 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T6 |
1945 |
0 |
0 |
0 |
T7 |
14517 |
0 |
0 |
0 |
T8 |
5132 |
0 |
0 |
0 |
T9 |
14824 |
0 |
0 |
0 |
T10 |
557799 |
0 |
0 |
0 |
T24 |
460 |
0 |
0 |
0 |
T25 |
4620 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T58 |
409 |
0 |
0 |
0 |
T59 |
4402 |
0 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 42 | 91.30 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 28 | 87.50 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T13,T14 |
1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T13,T14 |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T20,T38,T33 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
1 | Covered | T20,T38,T33 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T20,T38,T33 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T7 |
1 | 0 | Covered | T4,T13,T14 |
1 | 1 | Covered | T20,T38,T33 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T38,T33 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T38,T33 |
0 | 1 | Covered | T35,T155,T189 |
1 | 0 | Covered | T49,T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T20,T38,T33 |
1 | - | Covered | T35,T155,T189 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T20,T38,T33 |
DetectSt |
168 |
Covered |
T20,T38,T33 |
IdleSt |
163 |
Covered |
T4,T1,T5 |
StableSt |
191 |
Covered |
T20,T38,T33 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T20,T38,T33 |
DebounceSt->IdleSt |
163 |
Covered |
T159,T161,T116 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T20,T38,T33 |
IdleSt->DebounceSt |
148 |
Covered |
T20,T38,T33 |
StableSt->IdleSt |
206 |
Covered |
T20,T38,T33 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
8 |
80.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T20,T38,T33 |
|
0 |
1 |
Covered |
T20,T38,T33 |
|
0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T38,T33 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T20,T38,T33 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T20,T38,T33 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T159,T161,T116 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T20,T38,T33 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T20,T38,T33 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T35,T155,T189 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T20,T38,T33 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
57 |
0 |
0 |
T20 |
4408 |
2 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
2 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T38 |
6803 |
2 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T159 |
0 |
3 |
0 |
0 |
T189 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
31428 |
0 |
0 |
T20 |
4408 |
10 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
55 |
0 |
0 |
T35 |
0 |
140 |
0 |
0 |
T38 |
6803 |
79 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
12 |
0 |
0 |
T127 |
0 |
67 |
0 |
0 |
T130 |
0 |
55 |
0 |
0 |
T155 |
0 |
51 |
0 |
0 |
T159 |
0 |
74 |
0 |
0 |
T189 |
0 |
26 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8379363 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
281 |
0 |
0 |
T3 |
670 |
269 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
342 |
0 |
0 |
T7 |
14517 |
8281 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
2587 |
0 |
0 |
T20 |
4408 |
110 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
250 |
0 |
0 |
T35 |
0 |
69 |
0 |
0 |
T38 |
6803 |
326 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
39 |
0 |
0 |
T127 |
0 |
170 |
0 |
0 |
T130 |
0 |
41 |
0 |
0 |
T155 |
0 |
61 |
0 |
0 |
T159 |
0 |
26 |
0 |
0 |
T189 |
0 |
190 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
27 |
0 |
0 |
T20 |
4408 |
1 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
6803 |
1 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8044852 |
0 |
0 |
T1 |
918 |
517 |
0 |
0 |
T2 |
682 |
4 |
0 |
0 |
T3 |
670 |
269 |
0 |
0 |
T4 |
460 |
59 |
0 |
0 |
T5 |
402 |
1 |
0 |
0 |
T6 |
1945 |
116 |
0 |
0 |
T7 |
14517 |
8138 |
0 |
0 |
T13 |
427 |
26 |
0 |
0 |
T14 |
526 |
125 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8047074 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
4 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
118 |
0 |
0 |
T7 |
14517 |
8153 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
30 |
0 |
0 |
T20 |
4408 |
1 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
6803 |
1 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
27 |
0 |
0 |
T20 |
4408 |
1 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
6803 |
1 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
27 |
0 |
0 |
T20 |
4408 |
1 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
6803 |
1 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
27 |
0 |
0 |
T20 |
4408 |
1 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T38 |
6803 |
1 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
2546 |
0 |
0 |
T20 |
4408 |
108 |
0 |
0 |
T21 |
617 |
0 |
0 |
0 |
T22 |
714 |
0 |
0 |
0 |
T26 |
4272 |
0 |
0 |
0 |
T30 |
30644 |
0 |
0 |
0 |
T33 |
227835 |
248 |
0 |
0 |
T35 |
0 |
67 |
0 |
0 |
T38 |
6803 |
324 |
0 |
0 |
T46 |
586 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T60 |
502 |
0 |
0 |
0 |
T113 |
0 |
37 |
0 |
0 |
T127 |
0 |
168 |
0 |
0 |
T130 |
0 |
39 |
0 |
0 |
T155 |
0 |
60 |
0 |
0 |
T159 |
0 |
25 |
0 |
0 |
T189 |
0 |
189 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
5938 |
0 |
0 |
T1 |
918 |
0 |
0 |
0 |
T2 |
682 |
0 |
0 |
0 |
T3 |
670 |
1 |
0 |
0 |
T4 |
460 |
1 |
0 |
0 |
T5 |
402 |
0 |
0 |
0 |
T6 |
1945 |
11 |
0 |
0 |
T7 |
14517 |
39 |
0 |
0 |
T8 |
0 |
10 |
0 |
0 |
T9 |
0 |
17 |
0 |
0 |
T13 |
427 |
1 |
0 |
0 |
T14 |
526 |
4 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T25 |
0 |
24 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
8381696 |
0 |
0 |
T1 |
918 |
518 |
0 |
0 |
T2 |
682 |
282 |
0 |
0 |
T3 |
670 |
270 |
0 |
0 |
T4 |
460 |
60 |
0 |
0 |
T5 |
402 |
2 |
0 |
0 |
T6 |
1945 |
345 |
0 |
0 |
T7 |
14517 |
8297 |
0 |
0 |
T13 |
427 |
27 |
0 |
0 |
T14 |
526 |
126 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9010181 |
11 |
0 |
0 |
T35 |
21188 |
2 |
0 |
0 |
T36 |
706 |
0 |
0 |
0 |
T37 |
37176 |
0 |
0 |
0 |
T40 |
11065 |
0 |
0 |
0 |
T42 |
715 |
0 |
0 |
0 |
T43 |
17462 |
0 |
0 |
0 |
T52 |
1362 |
0 |
0 |
0 |
T65 |
16095 |
0 |
0 |
0 |
T116 |
0 |
1 |
0 |
0 |
T118 |
501 |
0 |
0 |
0 |
T121 |
0 |
1 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T151 |
503 |
0 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T156 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |