dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT46,T44,T42

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T6 VC_COV_UNR
1CoveredT46,T44,T42

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT46,T44,T42

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT13,T41,T46
10CoveredT4,T5,T6
11CoveredT46,T44,T42

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT46,T44,T42
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT46,T44,T42
01CoveredT42,T179,T190
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT46,T44,T42
1-CoveredT42,T179,T190

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T46,T44,T42
DetectSt 168 Covered T46,T44,T42
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T46,T44,T42


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T46,T44,T42
DebounceSt->IdleSt 163 Covered T80,T191,T81
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T46,T44,T42
IdleSt->DebounceSt 148 Covered T46,T44,T42
StableSt->IdleSt 206 Covered T44,T42,T179



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T46,T44,T42
0 1 Covered T46,T44,T42
0 0 Excluded T4,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T46,T44,T42
0 Covered T4,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T46,T44,T42
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T80,T81
DebounceSt - 0 1 1 - - - Covered T46,T44,T42
DebounceSt - 0 1 0 - - - Covered T191,T106
DebounceSt - 0 0 - - - - Covered T46,T44,T42
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T46,T44,T42
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T42,T179,T190
StableSt - - - - - - 0 Covered T46,T44,T42
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6727276 70 0 0
CntIncr_A 6727276 1973 0 0
CntNoWrap_A 6727276 6055595 0 0
DetectStDropOut_A 6727276 0 0 0
DetectedOut_A 6727276 2207 0 0
DetectedPulseOut_A 6727276 33 0 0
DisabledIdleSt_A 6727276 6040317 0 0
DisabledNoDetection_A 6727276 6042615 0 0
EnterDebounceSt_A 6727276 37 0 0
EnterDetectSt_A 6727276 33 0 0
EnterStableSt_A 6727276 33 0 0
PulseIsPulse_A 6727276 33 0 0
StayInStableSt 6727276 2157 0 0
gen_high_level_sva.HighLevelEvent_A 6727276 6058011 0 0
gen_not_sticky_sva.StableStDropOut_A 6727276 16 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 70 0 0
T42 0 4 0 0
T44 272590 4 0 0
T46 734 2 0 0
T74 701 0 0 0
T80 0 1 0 0
T87 0 2 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 2 0 0
T158 0 4 0 0
T179 0 8 0 0
T190 0 4 0 0
T192 0 2 0 0
T193 437 0 0 0
T194 28135 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 1973 0 0
T42 0 74 0 0
T44 272590 112 0 0
T46 734 29 0 0
T74 701 0 0 0
T80 0 33 0 0
T87 0 68 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 63 0 0
T158 0 32 0 0
T179 0 310 0 0
T190 0 66 0 0
T192 0 99 0 0
T193 437 0 0 0
T194 28135 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6055595 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 2207 0 0
T42 0 205 0 0
T44 272590 280 0 0
T46 734 167 0 0
T74 701 0 0 0
T87 0 41 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 53 0 0
T158 0 84 0 0
T179 0 221 0 0
T190 0 16 0 0
T192 0 46 0 0
T193 437 0 0 0
T194 28135 0 0 0
T195 0 91 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 33 0 0
T42 0 2 0 0
T44 272590 2 0 0
T46 734 1 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 1 0 0
T158 0 2 0 0
T179 0 4 0 0
T190 0 2 0 0
T192 0 1 0 0
T193 437 0 0 0
T194 28135 0 0 0
T195 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6040317 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6042615 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 37 0 0
T42 0 2 0 0
T44 272590 2 0 0
T46 734 1 0 0
T74 701 0 0 0
T80 0 1 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 1 0 0
T158 0 2 0 0
T179 0 4 0 0
T190 0 2 0 0
T192 0 1 0 0
T193 437 0 0 0
T194 28135 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 33 0 0
T42 0 2 0 0
T44 272590 2 0 0
T46 734 1 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 1 0 0
T158 0 2 0 0
T179 0 4 0 0
T190 0 2 0 0
T192 0 1 0 0
T193 437 0 0 0
T194 28135 0 0 0
T195 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 33 0 0
T42 0 2 0 0
T44 272590 2 0 0
T46 734 1 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 1 0 0
T158 0 2 0 0
T179 0 4 0 0
T190 0 2 0 0
T192 0 1 0 0
T193 437 0 0 0
T194 28135 0 0 0
T195 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 33 0 0
T42 0 2 0 0
T44 272590 2 0 0
T46 734 1 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 1 0 0
T158 0 2 0 0
T179 0 4 0 0
T190 0 2 0 0
T192 0 1 0 0
T193 437 0 0 0
T194 28135 0 0 0
T195 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 2157 0 0
T42 0 202 0 0
T44 272590 276 0 0
T46 734 165 0 0
T74 701 0 0 0
T87 0 39 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 51 0 0
T158 0 81 0 0
T179 0 215 0 0
T190 0 14 0 0
T192 0 44 0 0
T193 437 0 0 0
T194 28135 0 0 0
T195 0 89 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6058011 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 16 0 0
T42 806 1 0 0
T104 0 1 0 0
T125 0 1 0 0
T155 546 0 0 0
T158 0 1 0 0
T164 0 1 0 0
T169 0 1 0 0
T179 0 2 0 0
T190 0 2 0 0
T195 0 2 0 0
T196 0 1 0 0
T197 424 0 0 0
T198 504 0 0 0
T199 9960 0 0 0
T200 504 0 0 0
T201 757 0 0 0
T202 507 0 0 0
T203 23800 0 0 0
T204 402 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT46,T44,T45

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T6 VC_COV_UNR
1CoveredT46,T44,T45

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT46,T45,T47

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT43,T46,T44
10CoveredT4,T6,T14
11CoveredT46,T44,T45

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT46,T45,T47
01CoveredT47
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT45,T47,T205
01CoveredT46,T45,T47
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT45,T47,T205
1-CoveredT46,T45,T47

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T46,T44,T45
DetectSt 168 Covered T46,T45,T47
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T46,T45,T47


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T46,T45,T47
DebounceSt->IdleSt 163 Covered T44,T80,T157
DetectSt->IdleSt 186 Covered T47
DetectSt->StableSt 191 Covered T46,T45,T47
IdleSt->DebounceSt 148 Covered T46,T44,T45
StableSt->IdleSt 206 Covered T46,T45,T47



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T46,T44,T45
0 1 Covered T46,T44,T45
0 0 Excluded T4,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T46,T45,T47
0 Covered T4,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T46,T44,T45
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T80,T81
DebounceSt - 0 1 1 - - - Covered T46,T45,T47
DebounceSt - 0 1 0 - - - Covered T44,T157,T179
DebounceSt - 0 0 - - - - Covered T46,T44,T45
DetectSt - - - - 1 - - Covered T47
DetectSt - - - - 0 1 - Covered T46,T45,T47
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T46,T45,T47
StableSt - - - - - - 0 Covered T45,T47,T205
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6727276 104 0 0
CntIncr_A 6727276 83195 0 0
CntNoWrap_A 6727276 6055561 0 0
DetectStDropOut_A 6727276 1 0 0
DetectedOut_A 6727276 10612 0 0
DetectedPulseOut_A 6727276 47 0 0
DisabledIdleSt_A 6727276 5850372 0 0
DisabledNoDetection_A 6727276 5852674 0 0
EnterDebounceSt_A 6727276 57 0 0
EnterDetectSt_A 6727276 48 0 0
EnterStableSt_A 6727276 47 0 0
PulseIsPulse_A 6727276 47 0 0
StayInStableSt 6727276 10549 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 6727276 3213 0 0
gen_low_level_sva.LowLevelEvent_A 6727276 6058011 0 0
gen_not_sticky_sva.StableStDropOut_A 6727276 31 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 104 0 0
T44 272590 1 0 0
T45 0 2 0 0
T46 734 2 0 0
T47 0 4 0 0
T74 701 0 0 0
T80 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T157 0 1 0 0
T173 0 4 0 0
T179 0 5 0 0
T193 437 0 0 0
T194 28135 0 0 0
T205 0 2 0 0
T206 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 83195 0 0
T44 272590 45 0 0
T45 0 96 0 0
T46 734 29 0 0
T47 0 152 0 0
T74 701 0 0 0
T80 0 33 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T157 0 51 0 0
T173 0 168 0 0
T179 0 211 0 0
T193 437 0 0 0
T194 28135 0 0 0
T205 0 83 0 0
T206 0 32 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6055561 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 1 0 0
T47 4055 1 0 0
T76 788 0 0 0
T207 488 0 0 0
T208 402 0 0 0
T209 1009 0 0 0
T210 502 0 0 0
T211 491 0 0 0
T212 402 0 0 0
T213 402 0 0 0
T214 41835 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 10612 0 0
T44 272590 0 0 0
T45 0 133 0 0
T46 734 1 0 0
T47 0 151 0 0
T74 701 0 0 0
T87 0 162 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T173 0 98 0 0
T179 0 241 0 0
T189 0 98 0 0
T190 0 126 0 0
T193 437 0 0 0
T194 28135 0 0 0
T205 0 42 0 0
T206 0 107 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 47 0 0
T44 272590 0 0 0
T45 0 1 0 0
T46 734 1 0 0
T47 0 1 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T173 0 2 0 0
T179 0 2 0 0
T189 0 1 0 0
T190 0 3 0 0
T193 437 0 0 0
T194 28135 0 0 0
T205 0 1 0 0
T206 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5850372 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5852674 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 57 0 0
T44 272590 1 0 0
T45 0 1 0 0
T46 734 1 0 0
T47 0 2 0 0
T74 701 0 0 0
T80 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T157 0 1 0 0
T173 0 2 0 0
T179 0 3 0 0
T193 437 0 0 0
T194 28135 0 0 0
T205 0 1 0 0
T206 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 48 0 0
T44 272590 0 0 0
T45 0 1 0 0
T46 734 1 0 0
T47 0 2 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T173 0 2 0 0
T179 0 2 0 0
T189 0 1 0 0
T190 0 3 0 0
T193 437 0 0 0
T194 28135 0 0 0
T205 0 1 0 0
T206 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 47 0 0
T44 272590 0 0 0
T45 0 1 0 0
T46 734 1 0 0
T47 0 1 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T173 0 2 0 0
T179 0 2 0 0
T189 0 1 0 0
T190 0 3 0 0
T193 437 0 0 0
T194 28135 0 0 0
T205 0 1 0 0
T206 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 47 0 0
T44 272590 0 0 0
T45 0 1 0 0
T46 734 1 0 0
T47 0 1 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T173 0 2 0 0
T179 0 2 0 0
T189 0 1 0 0
T190 0 3 0 0
T193 437 0 0 0
T194 28135 0 0 0
T205 0 1 0 0
T206 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 10549 0 0
T45 1060 132 0 0
T47 4055 150 0 0
T87 0 161 0 0
T156 858 0 0 0
T158 0 12 0 0
T173 0 96 0 0
T179 0 239 0 0
T189 0 96 0 0
T190 0 122 0 0
T205 0 40 0 0
T206 0 104 0 0
T207 488 0 0 0
T208 402 0 0 0
T209 1009 0 0 0
T210 502 0 0 0
T215 2465 0 0 0
T216 29048 0 0 0
T217 743 0 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 3213 0 0
T1 7230 0 0 0
T4 26326 63 0 0
T5 652 0 0 0
T6 507 4 0 0
T14 539 7 0 0
T15 501 4 0 0
T16 742 2 0 0
T17 428 3 0 0
T18 493 6 0 0
T19 5216 0 0 0
T20 0 5 0 0
T21 0 7 0 0
T68 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6058011 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 31 0 0
T44 272590 0 0 0
T45 0 1 0 0
T46 734 1 0 0
T47 0 1 0 0
T74 701 0 0 0
T87 0 1 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T133 0 1 0 0
T158 0 1 0 0
T173 0 2 0 0
T179 0 2 0 0
T190 0 2 0 0
T193 437 0 0 0
T194 28135 0 0 0
T206 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T6,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T6,T1
11CoveredT4,T6,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT28,T46,T44

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T6 VC_COV_UNR
1CoveredT28,T46,T44

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT28,T46,T44

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT28,T46,T44
10CoveredT4,T6,T1
11CoveredT28,T46,T44

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT28,T46,T44
01CoveredT218
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT28,T46,T44
01CoveredT46,T44,T42
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT28,T46,T44
1-CoveredT46,T44,T42

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T28,T46,T44
DetectSt 168 Covered T28,T46,T44
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T28,T46,T44


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T28,T46,T44
DebounceSt->IdleSt 163 Covered T44,T180,T80
DetectSt->IdleSt 186 Covered T218
DetectSt->StableSt 191 Covered T28,T46,T44
IdleSt->DebounceSt 148 Covered T28,T46,T44
StableSt->IdleSt 206 Covered T46,T44,T42



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T28,T46,T44
0 1 Covered T28,T46,T44
0 0 Excluded T4,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T28,T46,T44
0 Covered T4,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T28,T46,T44
IdleSt 0 - - - - - - Covered T4,T6,T1
DebounceSt - 1 - - - - - Covered T80,T81
DebounceSt - 0 1 1 - - - Covered T28,T46,T44
DebounceSt - 0 1 0 - - - Covered T44,T180,T196
DebounceSt - 0 0 - - - - Covered T28,T46,T44
DetectSt - - - - 1 - - Covered T218
DetectSt - - - - 0 1 - Covered T28,T46,T44
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T46,T44,T42
StableSt - - - - - - 0 Covered T28,T46,T44
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6727276 145 0 0
CntIncr_A 6727276 85418 0 0
CntNoWrap_A 6727276 6055520 0 0
DetectStDropOut_A 6727276 1 0 0
DetectedOut_A 6727276 45509 0 0
DetectedPulseOut_A 6727276 66 0 0
DisabledIdleSt_A 6727276 5843417 0 0
DisabledNoDetection_A 6727276 5845700 0 0
EnterDebounceSt_A 6727276 81 0 0
EnterDetectSt_A 6727276 67 0 0
EnterStableSt_A 6727276 66 0 0
PulseIsPulse_A 6727276 66 0 0
StayInStableSt 6727276 45417 0 0
gen_high_level_sva.HighLevelEvent_A 6727276 6058011 0 0
gen_not_sticky_sva.StableStDropOut_A 6727276 40 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 145 0 0
T28 705 2 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 2 0 0
T44 0 3 0 0
T46 0 2 0 0
T47 0 2 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T80 0 1 0 0
T157 0 4 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 4 0 0
T180 0 4 0 0
T206 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 85418 0 0
T28 705 98 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 37 0 0
T44 0 112 0 0
T46 0 29 0 0
T47 0 75 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T80 0 33 0 0
T157 0 102 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 174 0 0
T180 0 219 0 0
T206 0 16 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6055520 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 1 0 0
T218 679 1 0 0
T219 27713 0 0 0
T220 1578 0 0 0
T221 881 0 0 0
T222 2303 0 0 0
T223 2849 0 0 0
T224 503 0 0 0
T225 5366 0 0 0
T226 502 0 0 0
T227 505 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 45509 0 0
T28 705 198 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 77 0 0
T44 0 23 0 0
T46 0 40 0 0
T47 0 4 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T157 0 153 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 419 0 0
T179 0 221 0 0
T180 0 10 0 0
T206 0 6 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 66 0 0
T28 705 1 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T157 0 2 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 2 0 0
T179 0 3 0 0
T180 0 1 0 0
T206 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5843417 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5845700 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 81 0 0
T28 705 1 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 1 0 0
T44 0 2 0 0
T46 0 1 0 0
T47 0 1 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T80 0 1 0 0
T157 0 2 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 2 0 0
T180 0 3 0 0
T206 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 67 0 0
T28 705 1 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T157 0 2 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 2 0 0
T179 0 3 0 0
T180 0 1 0 0
T206 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 66 0 0
T28 705 1 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T157 0 2 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 2 0 0
T179 0 3 0 0
T180 0 1 0 0
T206 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 66 0 0
T28 705 1 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T157 0 2 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 2 0 0
T179 0 3 0 0
T180 0 1 0 0
T206 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 45417 0 0
T28 705 196 0 0
T39 104582 0 0 0
T40 2115 0 0 0
T42 0 76 0 0
T44 0 22 0 0
T46 0 39 0 0
T47 0 3 0 0
T51 65086 0 0 0
T52 652 0 0 0
T70 522 0 0 0
T78 8664 0 0 0
T157 0 150 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T177 0 416 0 0
T179 0 217 0 0
T180 0 9 0 0
T206 0 5 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6058011 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 40 0 0
T42 0 1 0 0
T44 272590 1 0 0
T46 734 1 0 0
T47 0 1 0 0
T74 701 0 0 0
T96 12432 0 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T157 0 1 0 0
T163 0 1 0 0
T177 0 1 0 0
T179 0 2 0 0
T180 0 1 0 0
T193 437 0 0 0
T194 28135 0 0 0
T206 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T6,T1
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T6,T1
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT44,T42,T45

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T6 VC_COV_UNR
1CoveredT44,T42,T45

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT44,T42,T45

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT44,T42,T155
10CoveredT4,T6,T1
11CoveredT44,T42,T45

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT44,T42,T45
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT44,T42,T45
01CoveredT45,T89,T177
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT44,T42,T45
1-CoveredT45,T89,T177

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T44,T42,T45
DetectSt 168 Covered T44,T42,T45
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T44,T42,T45


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T44,T42,T45
DebounceSt->IdleSt 163 Covered T80,T191,T81
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T44,T42,T45
IdleSt->DebounceSt 148 Covered T44,T42,T45
StableSt->IdleSt 206 Covered T44,T45,T205



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T44,T42,T45
0 1 Covered T44,T42,T45
0 0 Excluded T4,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T44,T42,T45
0 Covered T4,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T44,T42,T45
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T80,T81
DebounceSt - 0 1 1 - - - Covered T44,T42,T45
DebounceSt - 0 1 0 - - - Covered T191
DebounceSt - 0 0 - - - - Covered T44,T42,T45
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T44,T42,T45
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T45,T89,T177
StableSt - - - - - - 0 Covered T44,T42,T45
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6727276 59 0 0
CntIncr_A 6727276 1671 0 0
CntNoWrap_A 6727276 6055606 0 0
DetectStDropOut_A 6727276 0 0 0
DetectedOut_A 6727276 2419 0 0
DetectedPulseOut_A 6727276 28 0 0
DisabledIdleSt_A 6727276 5779575 0 0
DisabledNoDetection_A 6727276 5781875 0 0
EnterDebounceSt_A 6727276 31 0 0
EnterDetectSt_A 6727276 28 0 0
EnterStableSt_A 6727276 28 0 0
PulseIsPulse_A 6727276 28 0 0
StayInStableSt 6727276 2376 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 6727276 6816 0 0
gen_low_level_sva.LowLevelEvent_A 6727276 6058011 0 0
gen_not_sticky_sva.StableStDropOut_A 6727276 13 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 59 0 0
T42 0 2 0 0
T44 272590 4 0 0
T45 0 2 0 0
T74 701 0 0 0
T80 0 1 0 0
T89 0 2 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 2 0 0
T177 0 2 0 0
T189 0 4 0 0
T205 0 2 0 0
T206 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 1671 0 0
T42 0 37 0 0
T44 272590 112 0 0
T45 0 96 0 0
T74 701 0 0 0
T80 0 34 0 0
T89 0 89 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 12 0 0
T177 0 87 0 0
T189 0 98 0 0
T205 0 83 0 0
T206 0 16 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6055606 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 2419 0 0
T42 0 125 0 0
T44 272590 83 0 0
T45 0 77 0 0
T74 701 0 0 0
T89 0 383 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 45 0 0
T177 0 202 0 0
T189 0 49 0 0
T205 0 43 0 0
T206 0 105 0 0
T228 0 42 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 28 0 0
T42 0 1 0 0
T44 272590 2 0 0
T45 0 1 0 0
T74 701 0 0 0
T89 0 1 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 1 0 0
T177 0 1 0 0
T189 0 2 0 0
T205 0 1 0 0
T206 0 1 0 0
T228 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5779575 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5781875 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 31 0 0
T42 0 1 0 0
T44 272590 2 0 0
T45 0 1 0 0
T74 701 0 0 0
T80 0 1 0 0
T89 0 1 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 1 0 0
T177 0 1 0 0
T189 0 2 0 0
T205 0 1 0 0
T206 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 28 0 0
T42 0 1 0 0
T44 272590 2 0 0
T45 0 1 0 0
T74 701 0 0 0
T89 0 1 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 1 0 0
T177 0 1 0 0
T189 0 2 0 0
T205 0 1 0 0
T206 0 1 0 0
T228 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 28 0 0
T42 0 1 0 0
T44 272590 2 0 0
T45 0 1 0 0
T74 701 0 0 0
T89 0 1 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 1 0 0
T177 0 1 0 0
T189 0 2 0 0
T205 0 1 0 0
T206 0 1 0 0
T228 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 28 0 0
T42 0 1 0 0
T44 272590 2 0 0
T45 0 1 0 0
T74 701 0 0 0
T89 0 1 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 1 0 0
T177 0 1 0 0
T189 0 2 0 0
T205 0 1 0 0
T206 0 1 0 0
T228 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 2376 0 0
T42 0 123 0 0
T44 272590 79 0 0
T45 0 76 0 0
T74 701 0 0 0
T89 0 382 0 0
T110 2388 0 0 0
T111 29996 0 0 0
T112 519 0 0 0
T113 402 0 0 0
T114 33810 0 0 0
T115 521 0 0 0
T116 501 0 0 0
T152 425 0 0 0
T163 0 43 0 0
T177 0 201 0 0
T189 0 47 0 0
T205 0 41 0 0
T206 0 103 0 0
T228 0 40 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6816 0 0
T1 7230 21 0 0
T2 0 10 0 0
T4 26326 50 0 0
T5 652 0 0 0
T6 507 4 0 0
T14 539 5 0 0
T15 501 5 0 0
T16 742 0 0 0
T17 428 4 0 0
T18 493 6 0 0
T19 5216 27 0 0
T20 0 7 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6058011 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 13 0 0
T45 1060 1 0 0
T47 4055 0 0 0
T89 0 1 0 0
T125 0 1 0 0
T145 0 1 0 0
T156 858 0 0 0
T167 0 1 0 0
T177 0 1 0 0
T189 0 2 0 0
T207 488 0 0 0
T208 402 0 0 0
T209 1009 0 0 0
T210 502 0 0 0
T215 2465 0 0 0
T216 29048 0 0 0
T217 743 0 0 0
T229 0 1 0 0
T230 0 1 0 0
T231 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T6,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T6,T1
11CoveredT4,T6,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT13,T27,T28

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T6 VC_COV_UNR
1CoveredT13,T27,T28

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT13,T27,T28

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT13,T27,T28
10CoveredT4,T6,T1
11CoveredT13,T27,T28

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT13,T27,T28
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT13,T27,T28
01CoveredT13,T27,T28
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT13,T27,T28
1-CoveredT13,T27,T28

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T13,T27,T28
DetectSt 168 Covered T13,T27,T28
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T13,T27,T28


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T13,T27,T28
DebounceSt->IdleSt 163 Covered T46,T44,T80
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T13,T27,T28
IdleSt->DebounceSt 148 Covered T13,T27,T28
StableSt->IdleSt 206 Covered T13,T27,T28



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T13,T27,T28
0 1 Covered T13,T27,T28
0 0 Excluded T4,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T13,T27,T28
0 Covered T4,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T13,T27,T28
IdleSt 0 - - - - - - Covered T4,T6,T1
DebounceSt - 1 - - - - - Covered T80,T81
DebounceSt - 0 1 1 - - - Covered T13,T27,T28
DebounceSt - 0 1 0 - - - Covered T46,T44,T232
DebounceSt - 0 0 - - - - Covered T13,T27,T28
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T13,T27,T28
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T13,T27,T28
StableSt - - - - - - 0 Covered T13,T27,T28
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6727276 134 0 0
CntIncr_A 6727276 254733 0 0
CntNoWrap_A 6727276 6055531 0 0
DetectStDropOut_A 6727276 0 0 0
DetectedOut_A 6727276 98359 0 0
DetectedPulseOut_A 6727276 63 0 0
DisabledIdleSt_A 6727276 5582056 0 0
DisabledNoDetection_A 6727276 5584344 0 0
EnterDebounceSt_A 6727276 73 0 0
EnterDetectSt_A 6727276 63 0 0
EnterStableSt_A 6727276 63 0 0
PulseIsPulse_A 6727276 63 0 0
StayInStableSt 6727276 98271 0 0
gen_high_level_sva.HighLevelEvent_A 6727276 6058011 0 0
gen_not_sticky_sva.StableStDropOut_A 6727276 38 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 134 0 0
T13 17737 4 0 0
T26 223679 0 0 0
T27 1163 2 0 0
T28 0 2 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 7 0 0
T45 0 4 0 0
T46 0 3 0 0
T47 0 6 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T80 0 1 0 0
T180 0 4 0 0
T205 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 254733 0 0
T13 17737 128 0 0
T26 223679 0 0 0
T27 1163 86 0 0
T28 0 98 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 129642 0 0
T45 0 192 0 0
T46 0 58 0 0
T47 0 225 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T80 0 34 0 0
T180 0 146 0 0
T205 0 83 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6055531 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 98359 0 0
T13 17737 113 0 0
T26 223679 0 0 0
T27 1163 540 0 0
T28 0 59 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 68029 0 0
T45 0 285 0 0
T46 0 91 0 0
T47 0 46 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T157 0 50 0 0
T180 0 166 0 0
T205 0 42 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 63 0 0
T13 17737 2 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 0 1 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 3 0 0
T45 0 2 0 0
T46 0 1 0 0
T47 0 3 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T157 0 1 0 0
T180 0 2 0 0
T205 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5582056 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5584344 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 73 0 0
T13 17737 2 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 0 1 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 4 0 0
T45 0 2 0 0
T46 0 2 0 0
T47 0 3 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T80 0 1 0 0
T180 0 2 0 0
T205 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 63 0 0
T13 17737 2 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 0 1 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 3 0 0
T45 0 2 0 0
T46 0 1 0 0
T47 0 3 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T157 0 1 0 0
T180 0 2 0 0
T205 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 63 0 0
T13 17737 2 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 0 1 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 3 0 0
T45 0 2 0 0
T46 0 1 0 0
T47 0 3 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T157 0 1 0 0
T180 0 2 0 0
T205 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 63 0 0
T13 17737 2 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 0 1 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 3 0 0
T45 0 2 0 0
T46 0 1 0 0
T47 0 3 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T157 0 1 0 0
T180 0 2 0 0
T205 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 98271 0 0
T13 17737 110 0 0
T26 223679 0 0 0
T27 1163 539 0 0
T28 0 58 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 68024 0 0
T45 0 282 0 0
T46 0 90 0 0
T47 0 43 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T157 0 48 0 0
T180 0 163 0 0
T205 0 40 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6058011 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 38 0 0
T13 17737 1 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 0 1 0 0
T35 14953 0 0 0
T36 19631 0 0 0
T44 0 1 0 0
T45 0 1 0 0
T46 0 1 0 0
T47 0 3 0 0
T50 6864 0 0 0
T58 493 0 0 0
T59 431 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T173 0 1 0 0
T179 0 1 0 0
T180 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T6,T1
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T6,T1
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT27,T40,T44

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T6 VC_COV_UNR
1CoveredT27,T40,T44

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT27,T40,T44

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT27,T40,T44
10CoveredT4,T6,T1
11CoveredT27,T40,T44

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT27,T40,T44
01CoveredT165
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT27,T40,T44
01CoveredT40,T44,T47
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT27,T40,T44
1-CoveredT40,T44,T47

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T27,T40,T44
DetectSt 168 Covered T27,T40,T44
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T27,T40,T44


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T27,T40,T44
DebounceSt->IdleSt 163 Covered T180,T80,T81
DetectSt->IdleSt 186 Covered T165
DetectSt->StableSt 191 Covered T27,T40,T44
IdleSt->DebounceSt 148 Covered T27,T40,T44
StableSt->IdleSt 206 Covered T40,T44,T47



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T27,T40,T44
0 1 Covered T27,T40,T44
0 0 Excluded T4,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T27,T40,T44
0 Covered T4,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T27,T40,T44
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T80,T81
DebounceSt - 0 1 1 - - - Covered T27,T40,T44
DebounceSt - 0 1 0 - - - Covered T180
DebounceSt - 0 0 - - - - Covered T27,T40,T44
DetectSt - - - - 1 - - Covered T165
DetectSt - - - - 0 1 - Covered T27,T40,T44
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T40,T44,T47
StableSt - - - - - - 0 Covered T27,T40,T44
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6727276 61 0 0
CntIncr_A 6727276 66634 0 0
CntNoWrap_A 6727276 6055604 0 0
DetectStDropOut_A 6727276 1 0 0
DetectedOut_A 6727276 1816 0 0
DetectedPulseOut_A 6727276 28 0 0
DisabledIdleSt_A 6727276 5777296 0 0
DisabledNoDetection_A 6727276 5779596 0 0
EnterDebounceSt_A 6727276 33 0 0
EnterDetectSt_A 6727276 29 0 0
EnterStableSt_A 6727276 28 0 0
PulseIsPulse_A 6727276 28 0 0
StayInStableSt 6727276 1770 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 6727276 6449 0 0
gen_low_level_sva.LowLevelEvent_A 6727276 6058011 0 0
gen_not_sticky_sva.StableStDropOut_A 6727276 10 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 61 0 0
T26 223679 0 0 0
T27 1163 2 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 2 0 0
T44 0 4 0 0
T47 0 6 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T80 0 1 0 0
T84 0 2 0 0
T133 0 2 0 0
T156 0 2 0 0
T180 0 1 0 0
T233 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 66634 0 0
T26 223679 0 0 0
T27 1163 86 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 92 0 0
T44 0 64810 0 0
T47 0 225 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T80 0 33 0 0
T84 0 77 0 0
T133 0 14 0 0
T156 0 78 0 0
T180 0 73 0 0
T233 0 28 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6055604 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 1 0 0
T165 15309 1 0 0
T234 5921 0 0 0
T235 495 0 0 0
T236 1010 0 0 0
T237 673 0 0 0
T238 970 0 0 0
T239 1275 0 0 0
T240 1240 0 0 0
T241 489 0 0 0
T242 1285 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 1816 0 0
T26 223679 0 0 0
T27 1163 41 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 43 0 0
T44 0 87 0 0
T47 0 136 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T84 0 42 0 0
T90 0 144 0 0
T106 0 66 0 0
T133 0 87 0 0
T156 0 38 0 0
T233 0 39 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 28 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 1 0 0
T44 0 2 0 0
T47 0 3 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T84 0 1 0 0
T90 0 1 0 0
T106 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T233 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5777296 0 0
T1 7230 6829 0 0
T4 26326 17889 0 0
T5 652 251 0 0
T6 507 106 0 0
T14 539 138 0 0
T15 501 100 0 0
T16 742 341 0 0
T17 428 27 0 0
T18 493 92 0 0
T19 5216 4815 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 5779596 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 33 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 1 0 0
T44 0 2 0 0
T47 0 3 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T80 0 1 0 0
T84 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T180 0 1 0 0
T233 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 29 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 1 0 0
T44 0 2 0 0
T47 0 3 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T84 0 1 0 0
T90 0 1 0 0
T106 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T233 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 28 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 1 0 0
T44 0 2 0 0
T47 0 3 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T84 0 1 0 0
T90 0 1 0 0
T106 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T233 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 28 0 0
T26 223679 0 0 0
T27 1163 1 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 1 0 0
T44 0 2 0 0
T47 0 3 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T84 0 1 0 0
T90 0 1 0 0
T106 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T233 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 1770 0 0
T26 223679 0 0 0
T27 1163 39 0 0
T28 705 0 0 0
T36 19631 0 0 0
T39 104582 0 0 0
T40 0 42 0 0
T44 0 84 0 0
T47 0 132 0 0
T51 65086 0 0 0
T70 522 0 0 0
T71 408 0 0 0
T72 442 0 0 0
T78 8664 0 0 0
T84 0 40 0 0
T90 0 142 0 0
T106 0 64 0 0
T133 0 85 0 0
T156 0 36 0 0
T233 0 37 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6449 0 0
T1 7230 26 0 0
T2 0 10 0 0
T4 26326 53 0 0
T5 652 0 0 0
T6 507 4 0 0
T14 539 8 0 0
T15 501 5 0 0
T16 742 0 0 0
T17 428 3 0 0
T18 493 5 0 0
T19 5216 23 0 0
T20 0 7 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 6058011 0 0
T1 7230 6830 0 0
T4 26326 17911 0 0
T5 652 252 0 0
T6 507 107 0 0
T14 539 139 0 0
T15 501 101 0 0
T16 742 342 0 0
T17 428 28 0 0
T18 493 93 0 0
T19 5216 4816 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6727276 10 0 0
T40 2115 1 0 0
T44 0 1 0 0
T47 0 2 0 0
T52 652 0 0 0
T61 991 0 0 0
T73 6302 0 0 0
T95 4866 0 0 0
T126 8158 0 0 0
T159 11218 0 0 0
T160 404 0 0 0
T161 422 0 0 0
T162 512 0 0 0
T166 0 1 0 0
T169 0 1 0 0
T229 0 1 0 0
T243 0 1 0 0
T244 0 1 0 0
T245 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%