Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T1 |
1 | 0 | Covered | T21,T22,T1 |
1 | 1 | Covered | T1,T8,T310 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T1 |
1 | 0 | Covered | T1,T8,T310 |
1 | 1 | Covered | T21,T22,T1 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
218347 |
0 |
0 |
T1 |
5779072 |
0 |
0 |
0 |
T2 |
2866025 |
16 |
0 |
0 |
T3 |
4419286 |
45 |
0 |
0 |
T5 |
763278 |
16 |
0 |
0 |
T6 |
102336 |
0 |
0 |
0 |
T7 |
876480 |
45 |
0 |
0 |
T8 |
892722 |
0 |
0 |
0 |
T9 |
223487 |
30 |
0 |
0 |
T10 |
924668 |
0 |
0 |
0 |
T11 |
70646 |
0 |
0 |
0 |
T12 |
0 |
21 |
0 |
0 |
T14 |
3019693 |
0 |
0 |
0 |
T15 |
4503929 |
0 |
0 |
0 |
T16 |
20190803 |
3 |
0 |
0 |
T17 |
7933045 |
12 |
0 |
0 |
T18 |
3994640 |
12 |
0 |
0 |
T19 |
2806167 |
14 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T21 |
1799295 |
0 |
0 |
0 |
T22 |
11170824 |
3 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
0 |
32 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
T47 |
30690 |
0 |
0 |
0 |
T48 |
250808 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
222251 |
0 |
0 |
T1 |
5779072 |
0 |
0 |
0 |
T2 |
2745776 |
16 |
0 |
0 |
T3 |
4278454 |
45 |
0 |
0 |
T5 |
763278 |
16 |
0 |
0 |
T6 |
102336 |
0 |
0 |
0 |
T7 |
35059 |
45 |
0 |
0 |
T8 |
2143 |
0 |
0 |
0 |
T9 |
27936 |
30 |
0 |
0 |
T10 |
254367 |
0 |
0 |
0 |
T11 |
696 |
0 |
0 |
0 |
T12 |
0 |
21 |
0 |
0 |
T14 |
3019693 |
0 |
0 |
0 |
T15 |
4503929 |
0 |
0 |
0 |
T16 |
20190803 |
3 |
0 |
0 |
T17 |
7933045 |
12 |
0 |
0 |
T18 |
3994640 |
12 |
0 |
0 |
T19 |
2806167 |
14 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T21 |
1799295 |
0 |
0 |
0 |
T22 |
11170824 |
3 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
0 |
32 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
T47 |
511 |
0 |
0 |
0 |
T48 |
522 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T16 |
1 | 0 | Covered | T21,T22,T16 |
1 | 1 | Covered | T27,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T16 |
1 | 0 | Covered | T27,T23,T24 |
1 | 1 | Covered | T21,T22,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1742 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
0 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T21 |
1360 |
1 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1854 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
0 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T21 |
598405 |
1 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T16 |
1 | 0 | Covered | T21,T22,T16 |
1 | 1 | Covered | T27,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T16 |
1 | 0 | Covered | T27,T23,T24 |
1 | 1 | Covered | T21,T22,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1842 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
0 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T21 |
598405 |
1 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1842 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
0 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T21 |
1360 |
1 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T310,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T310,T65 |
1 | 1 | Covered | T1,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
872 |
0 |
0 |
T1 |
1581 |
2 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
988 |
0 |
0 |
T1 |
249683 |
2 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T310,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T310,T65 |
1 | 1 | Covered | T1,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
978 |
0 |
0 |
T1 |
249683 |
2 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
978 |
0 |
0 |
T1 |
1581 |
2 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T310,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T310,T65 |
1 | 1 | Covered | T1,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
891 |
0 |
0 |
T1 |
1581 |
2 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1006 |
0 |
0 |
T1 |
249683 |
2 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T310,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T310,T65 |
1 | 1 | Covered | T1,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
998 |
0 |
0 |
T1 |
249683 |
2 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
998 |
0 |
0 |
T1 |
1581 |
2 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T310,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T310,T65 |
1 | 1 | Covered | T1,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
890 |
0 |
0 |
T1 |
1581 |
2 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1006 |
0 |
0 |
T1 |
249683 |
2 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T310,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T310,T65 |
1 | 1 | Covered | T1,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
999 |
0 |
0 |
T1 |
249683 |
2 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
999 |
0 |
0 |
T1 |
1581 |
2 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T8,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
855 |
0 |
0 |
T1 |
1581 |
4 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
970 |
0 |
0 |
T1 |
249683 |
4 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T8,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Covered | T1,T8,T10 |
1 | 1 | Covered | T1,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
960 |
0 |
0 |
T1 |
249683 |
4 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
960 |
0 |
0 |
T1 |
1581 |
4 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T30,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T30,T31 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
989 |
0 |
0 |
T1 |
1581 |
2 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
9 |
0 |
0 |
T7 |
0 |
11 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1104 |
0 |
0 |
T1 |
249683 |
2 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
9 |
0 |
0 |
T7 |
0 |
11 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T10,T26 |
1 | 0 | Covered | T5,T10,T26 |
1 | 1 | Covered | T5,T10,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T10,T26 |
1 | 0 | Covered | T5,T10,T26 |
1 | 1 | Covered | T5,T10,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
2722 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T5 |
3029 |
40 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
2836 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T5 |
378610 |
40 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T10,T26 |
1 | 0 | Covered | T5,T10,T26 |
1 | 1 | Covered | T5,T10,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T10,T26 |
1 | 0 | Covered | T5,T10,T26 |
1 | 1 | Covered | T5,T10,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
2829 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T5 |
378610 |
40 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
2829 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T5 |
3029 |
40 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T14 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T14 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6209 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T4 |
510 |
20 |
0 |
0 |
T5 |
3029 |
22 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
20 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
6325 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T4 |
43358 |
20 |
0 |
0 |
T5 |
378610 |
22 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
20 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T14 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T14 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
6314 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T4 |
43358 |
20 |
0 |
0 |
T5 |
378610 |
22 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
130788 |
20 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6314 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T4 |
510 |
20 |
0 |
0 |
T5 |
3029 |
22 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T14 |
503 |
20 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7254 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T3 |
0 |
15 |
0 |
0 |
T4 |
510 |
20 |
0 |
0 |
T5 |
3029 |
22 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T14 |
503 |
20 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
1360 |
1 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7373 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T3 |
0 |
15 |
0 |
0 |
T4 |
43358 |
20 |
0 |
0 |
T5 |
378610 |
22 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T14 |
130788 |
20 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
598405 |
1 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T21 |
1 | 1 | Covered | T4,T5,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T21 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7358 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T3 |
0 |
15 |
0 |
0 |
T4 |
43358 |
20 |
0 |
0 |
T5 |
378610 |
22 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T14 |
130788 |
20 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
598405 |
1 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7358 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T3 |
0 |
15 |
0 |
0 |
T4 |
510 |
20 |
0 |
0 |
T5 |
3029 |
22 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T14 |
503 |
20 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
1360 |
1 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T14 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T14 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6102 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T4 |
510 |
20 |
0 |
0 |
T5 |
3029 |
20 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T14 |
503 |
20 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T39 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
6222 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T4 |
43358 |
20 |
0 |
0 |
T5 |
378610 |
20 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T14 |
130788 |
20 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T39 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T14 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T14 |
1 | 0 | Covered | T4,T5,T14 |
1 | 1 | Covered | T4,T5,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
6208 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T4 |
43358 |
20 |
0 |
0 |
T5 |
378610 |
20 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T14 |
130788 |
20 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T39 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6208 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
20 |
0 |
0 |
T4 |
510 |
20 |
0 |
0 |
T5 |
3029 |
20 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T14 |
503 |
20 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T39 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T8,T10 |
1 | 0 | Covered | T2,T8,T10 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T8,T10 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T2,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
946 |
0 |
0 |
T2 |
5129 |
1 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T7 |
35059 |
0 |
0 |
0 |
T8 |
2143 |
1 |
0 |
0 |
T9 |
27936 |
0 |
0 |
0 |
T10 |
254367 |
1 |
0 |
0 |
T11 |
696 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T47 |
511 |
0 |
0 |
0 |
T48 |
522 |
0 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1060 |
0 |
0 |
T2 |
125378 |
1 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T7 |
876480 |
0 |
0 |
0 |
T8 |
892722 |
1 |
0 |
0 |
T9 |
223487 |
0 |
0 |
0 |
T10 |
924668 |
1 |
0 |
0 |
T11 |
70646 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T47 |
30690 |
0 |
0 |
0 |
T48 |
250808 |
0 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T8,T10 |
1 | 0 | Covered | T2,T8,T10 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T8,T10 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T2,T8,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1051 |
0 |
0 |
T2 |
125378 |
1 |
0 |
0 |
T3 |
176486 |
0 |
0 |
0 |
T7 |
876480 |
0 |
0 |
0 |
T8 |
892722 |
1 |
0 |
0 |
T9 |
223487 |
0 |
0 |
0 |
T10 |
924668 |
1 |
0 |
0 |
T11 |
70646 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T20 |
65958 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T47 |
30690 |
0 |
0 |
0 |
T48 |
250808 |
0 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1051 |
0 |
0 |
T2 |
5129 |
1 |
0 |
0 |
T3 |
35654 |
0 |
0 |
0 |
T7 |
35059 |
0 |
0 |
0 |
T8 |
2143 |
1 |
0 |
0 |
T9 |
27936 |
0 |
0 |
0 |
T10 |
254367 |
1 |
0 |
0 |
T11 |
696 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T20 |
527 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T47 |
511 |
0 |
0 |
0 |
T48 |
522 |
0 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1734 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
1 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1848 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
1 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1838 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
1 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1838 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
1 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T18,T19 |
1 | 0 | Covered | T5,T18,T19 |
1 | 1 | Covered | T5,T18,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T18,T19 |
1 | 0 | Covered | T5,T18,T19 |
1 | 1 | Covered | T5,T18,T19 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1180 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
5 |
0 |
0 |
T5 |
3029 |
5 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1294 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
5 |
0 |
0 |
T5 |
378610 |
5 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T18,T19 |
1 | 0 | Covered | T5,T18,T19 |
1 | 1 | Covered | T5,T18,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T18,T19 |
1 | 0 | Covered | T5,T18,T19 |
1 | 1 | Covered | T5,T18,T19 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1283 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
5 |
0 |
0 |
T5 |
378610 |
5 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1283 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
5 |
0 |
0 |
T5 |
3029 |
5 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T18,T19 |
1 | 0 | Covered | T5,T18,T19 |
1 | 1 | Covered | T5,T18,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T18,T19 |
1 | 0 | Covered | T5,T18,T19 |
1 | 1 | Covered | T5,T18,T19 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1038 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
3 |
0 |
0 |
T5 |
3029 |
3 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
3 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1152 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
3 |
0 |
0 |
T5 |
378610 |
3 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
3 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T18,T19 |
1 | 0 | Covered | T5,T18,T19 |
1 | 1 | Covered | T5,T18,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T18,T19 |
1 | 0 | Covered | T5,T18,T19 |
1 | 1 | Covered | T5,T18,T19 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1143 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
0 |
3 |
0 |
0 |
T5 |
378610 |
3 |
0 |
0 |
T6 |
50763 |
0 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
0 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
3 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T21 |
598405 |
0 |
0 |
0 |
T22 |
475776 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1143 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
0 |
3 |
0 |
0 |
T5 |
3029 |
3 |
0 |
0 |
T6 |
405 |
0 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
0 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
3 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T21 |
1360 |
0 |
0 |
0 |
T22 |
9912 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6809 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
76 |
0 |
0 |
T9 |
0 |
60 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
63 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T64 |
0 |
78 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
6923 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
76 |
0 |
0 |
T9 |
0 |
60 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
63 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T64 |
0 |
78 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
6915 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
76 |
0 |
0 |
T9 |
0 |
60 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
63 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T64 |
0 |
78 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6915 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
76 |
0 |
0 |
T9 |
0 |
60 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
63 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T64 |
0 |
78 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6885 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
74 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
63 |
0 |
0 |
T40 |
0 |
84 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T64 |
0 |
77 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7000 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
74 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
63 |
0 |
0 |
T40 |
0 |
84 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T64 |
0 |
77 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
6993 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
74 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
63 |
0 |
0 |
T40 |
0 |
84 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T64 |
0 |
77 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6993 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
74 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
63 |
0 |
0 |
T40 |
0 |
84 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T64 |
0 |
77 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
6998 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
77 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
77 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
63 |
0 |
0 |
T64 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7112 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
77 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
77 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
63 |
0 |
0 |
T64 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7105 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
77 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
77 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
63 |
0 |
0 |
T64 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7105 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
77 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
77 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
63 |
0 |
0 |
T64 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7017 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
81 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T12 |
0 |
66 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
83 |
0 |
0 |
T40 |
0 |
64 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
63 |
0 |
0 |
T64 |
0 |
69 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7129 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
81 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T12 |
0 |
66 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
83 |
0 |
0 |
T40 |
0 |
64 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
63 |
0 |
0 |
T64 |
0 |
69 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7121 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
81 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T12 |
0 |
66 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
83 |
0 |
0 |
T40 |
0 |
64 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
63 |
0 |
0 |
T64 |
0 |
69 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7121 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
81 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T12 |
0 |
66 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
83 |
0 |
0 |
T40 |
0 |
64 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
63 |
0 |
0 |
T64 |
0 |
69 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1067 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1181 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1173 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1173 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1063 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1178 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1170 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1170 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1069 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1184 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1176 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1176 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1065 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1182 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T3 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1173 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
0 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1173 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
0 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7419 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
76 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
60 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
63 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7535 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
76 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
60 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
63 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7525 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
76 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
60 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
63 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7525 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
76 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
60 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
63 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7368 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
74 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
63 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
84 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7488 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
74 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
63 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
84 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7478 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
74 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
63 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
84 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7478 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
74 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
63 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
84 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7495 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
77 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
77 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7611 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
77 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
77 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7602 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
77 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
77 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7602 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
77 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
77 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7546 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
81 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T12 |
0 |
66 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
83 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
64 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7657 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
81 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T12 |
0 |
66 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
83 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
64 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T22,T16,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T3 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
7649 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
81 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T12 |
0 |
66 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
51 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
83 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
64 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
7649 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
81 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T12 |
0 |
66 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
51 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
83 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
64 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1679 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1793 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1782 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1782 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1550 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1664 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1654 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1654 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1587 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1701 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1692 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1692 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1557 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1670 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1662 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1662 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1656 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1774 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1763 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1763 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1555 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1668 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1659 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1659 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1564 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1677 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1670 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1670 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1554 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1666 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T22,T16,T17 |
1 | 1 | Covered | T49,T101,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T16,T17 |
1 | 0 | Covered | T49,T101,T27 |
1 | 1 | Covered | T22,T16,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1271962318 |
1657 |
0 |
0 |
T1 |
249683 |
0 |
0 |
0 |
T2 |
125378 |
0 |
0 |
0 |
T3 |
176486 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
130788 |
0 |
0 |
0 |
T15 |
195407 |
0 |
0 |
0 |
T16 |
859945 |
1 |
0 |
0 |
T17 |
331649 |
4 |
0 |
0 |
T18 |
172960 |
0 |
0 |
0 |
T19 |
132889 |
0 |
0 |
0 |
T22 |
475776 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6946385 |
1657 |
0 |
0 |
T1 |
1581 |
0 |
0 |
0 |
T2 |
5129 |
0 |
0 |
0 |
T3 |
35654 |
15 |
0 |
0 |
T7 |
0 |
15 |
0 |
0 |
T9 |
0 |
10 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T14 |
503 |
0 |
0 |
0 |
T15 |
416 |
0 |
0 |
0 |
T16 |
17916 |
1 |
0 |
0 |
T17 |
13266 |
4 |
0 |
0 |
T18 |
720 |
0 |
0 |
0 |
T19 |
738 |
0 |
0 |
0 |
T22 |
9912 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |