dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.61 97.83 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.61 97.83 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.56 95.65 90.48 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.56 95.65 90.48 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.56 95.65 90.48 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.56 95.65 90.48 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.61 97.83 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.61 97.83 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T3,T15

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T2
10CoveredT1,T3,T15
11CoveredT1,T3,T15

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T37,T40

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T2 VC_COV_UNR
1CoveredT1,T37,T40

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T37,T40

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T36,T37
10CoveredT3,T15,T17
11CoveredT1,T37,T40

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T37,T40
01CoveredT90,T195
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T37,T40
01CoveredT1,T40,T41
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T37,T40
1-CoveredT1,T40,T41

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T37,T40
DetectSt 168 Covered T1,T37,T40
IdleSt 163 Covered T1,T5,T2
StableSt 191 Covered T1,T37,T40


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T37,T40
DebounceSt->IdleSt 163 Covered T42,T38,T44
DetectSt->IdleSt 186 Covered T90,T195
DetectSt->StableSt 191 Covered T1,T37,T40
IdleSt->DebounceSt 148 Covered T1,T37,T40
StableSt->IdleSt 206 Covered T1,T40,T41



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T37,T40
0 1 Covered T1,T37,T40
0 0 Excluded T1,T5,T2 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T37,T40
0 Covered T1,T5,T2


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T37,T40
IdleSt 0 - - - - - - Covered T1,T3,T15
DebounceSt - 1 - - - - - Covered T83
DebounceSt - 0 1 1 - - - Covered T1,T37,T40
DebounceSt - 0 1 0 - - - Covered T42,T38,T44
DebounceSt - 0 0 - - - - Covered T1,T37,T40
DetectSt - - - - 1 - - Covered T90,T195
DetectSt - - - - 0 1 - Covered T1,T37,T40
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T40,T41
StableSt - - - - - - 0 Covered T1,T37,T40
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5823894 116 0 0
CntIncr_A 5823894 5730 0 0
CntNoWrap_A 5823894 5160555 0 0
DetectStDropOut_A 5823894 2 0 0
DetectedOut_A 5823894 5277 0 0
DetectedPulseOut_A 5823894 53 0 0
DisabledIdleSt_A 5823894 4884280 0 0
DisabledNoDetection_A 5823894 4886582 0 0
EnterDebounceSt_A 5823894 61 0 0
EnterDetectSt_A 5823894 55 0 0
EnterStableSt_A 5823894 53 0 0
PulseIsPulse_A 5823894 53 0 0
StayInStableSt 5823894 5204 0 0
gen_high_level_sva.HighLevelEvent_A 5823894 5163025 0 0
gen_not_sticky_sva.StableStDropOut_A 5823894 32 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 116 0 0
T1 2226 2 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 2 0 0
T40 0 4 0 0
T41 0 2 0 0
T42 0 1 0 0
T43 0 4 0 0
T44 0 3 0 0
T90 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5730 0 0
T1 2226 30 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 78 0 0
T38 0 40 0 0
T39 0 49 0 0
T40 0 192 0 0
T41 0 61 0 0
T42 0 43 0 0
T43 0 144 0 0
T44 0 52 0 0
T90 0 47 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5160555 0 0
T1 2226 621 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 2 0 0
T80 1326 0 0 0
T85 657 0 0 0
T87 992 0 0 0
T90 685 1 0 0
T101 43225 0 0 0
T138 676 0 0 0
T139 23038 0 0 0
T140 502 0 0 0
T195 0 1 0 0
T239 6907 0 0 0
T240 402 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5277 0 0
T1 2226 196 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 406 0 0
T38 0 67 0 0
T39 0 47 0 0
T40 0 201 0 0
T41 0 25 0 0
T43 0 97 0 0
T44 0 74 0 0
T93 0 276 0 0
T208 0 42 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 53 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T41 0 1 0 0
T43 0 2 0 0
T44 0 1 0 0
T93 0 1 0 0
T208 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4884280 0 0
T1 2226 293 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4886582 0 0
T1 2226 295 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 61 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 1 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 0 2 0 0
T41 0 1 0 0
T42 0 1 0 0
T43 0 2 0 0
T44 0 2 0 0
T90 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 55 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T41 0 1 0 0
T43 0 2 0 0
T44 0 1 0 0
T90 0 1 0 0
T208 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 53 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T41 0 1 0 0
T43 0 2 0 0
T44 0 1 0 0
T93 0 1 0 0
T208 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 53 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T41 0 1 0 0
T43 0 2 0 0
T44 0 1 0 0
T93 0 1 0 0
T208 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5204 0 0
T1 2226 195 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T37 0 404 0 0
T38 0 66 0 0
T39 0 46 0 0
T40 0 198 0 0
T41 0 24 0 0
T43 0 94 0 0
T44 0 73 0 0
T93 0 274 0 0
T208 0 40 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5163025 0 0
T1 2226 626 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 32 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T38 0 1 0 0
T39 0 1 0 0
T40 0 1 0 0
T41 0 1 0 0
T43 0 1 0 0
T44 0 1 0 0
T156 0 1 0 0
T167 0 1 0 0
T200 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464597.83
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323196.88
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T3,T15
1CoveredT1,T5,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T3,T15
10CoveredT1,T5,T2
11CoveredT1,T5,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T27,T40

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T2 VC_COV_UNR
1CoveredT1,T27,T40

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T27,T40

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T2,T27
10CoveredT1,T3,T15
11CoveredT1,T27,T40

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T27,T40
01CoveredT167
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T27,T40
01CoveredT27,T40,T38
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T27,T40
1-CoveredT27,T40,T38

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T27,T40
DetectSt 168 Covered T1,T27,T40
IdleSt 163 Covered T1,T5,T2
StableSt 191 Covered T1,T27,T40


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T27,T40
DebounceSt->IdleSt 163 Covered T83
DetectSt->IdleSt 186 Covered T167
DetectSt->StableSt 191 Covered T1,T27,T40
IdleSt->DebounceSt 148 Covered T1,T27,T40
StableSt->IdleSt 206 Covered T1,T27,T40



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T27,T40
0 1 Covered T1,T27,T40
0 0 Excluded T1,T5,T2 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T27,T40
0 Covered T1,T5,T2


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T27,T40
IdleSt 0 - - - - - - Covered T1,T5,T2
DebounceSt - 1 - - - - - Covered T83
DebounceSt - 0 1 1 - - - Covered T1,T27,T40
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T1,T27,T40
DetectSt - - - - 1 - - Covered T167
DetectSt - - - - 0 1 - Covered T1,T27,T40
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T27,T40,T38
StableSt - - - - - - 0 Covered T1,T27,T40
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5823894 77 0 0
CntIncr_A 5823894 2046 0 0
CntNoWrap_A 5823894 5160594 0 0
DetectStDropOut_A 5823894 1 0 0
DetectedOut_A 5823894 3244 0 0
DetectedPulseOut_A 5823894 37 0 0
DisabledIdleSt_A 5823894 4888260 0 0
DisabledNoDetection_A 5823894 4890560 0 0
EnterDebounceSt_A 5823894 39 0 0
EnterDetectSt_A 5823894 38 0 0
EnterStableSt_A 5823894 37 0 0
PulseIsPulse_A 5823894 37 0 0
StayInStableSt 5823894 3181 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 5823894 6260 0 0
gen_low_level_sva.LowLevelEvent_A 5823894 5163025 0 0
gen_not_sticky_sva.StableStDropOut_A 5823894 10 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 77 0 0
T1 2226 2 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 4 0 0
T38 0 4 0 0
T39 0 2 0 0
T40 0 2 0 0
T42 0 2 0 0
T78 0 2 0 0
T90 0 2 0 0
T93 0 2 0 0
T200 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 2046 0 0
T1 2226 30 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 120 0 0
T38 0 40 0 0
T39 0 62 0 0
T40 0 96 0 0
T42 0 43 0 0
T78 0 43 0 0
T90 0 47 0 0
T93 0 12 0 0
T200 0 47 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5160594 0 0
T1 2226 621 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 1 0 0
T167 774 1 0 0
T179 732 0 0 0
T241 649 0 0 0
T242 10996 0 0 0
T243 29953 0 0 0
T244 504 0 0 0
T245 501 0 0 0
T246 1102 0 0 0
T247 1370 0 0 0
T248 422 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 3244 0 0
T1 2226 69 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 80 0 0
T38 0 81 0 0
T39 0 128 0 0
T40 0 40 0 0
T42 0 42 0 0
T78 0 39 0 0
T90 0 180 0 0
T93 0 57 0 0
T200 0 121 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 37 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 0 1 0 0
T42 0 1 0 0
T78 0 1 0 0
T90 0 1 0 0
T93 0 1 0 0
T200 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4888260 0 0
T1 2226 293 0 0
T2 534 3 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4890560 0 0
T1 2226 295 0 0
T2 534 3 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 39 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 0 1 0 0
T42 0 1 0 0
T78 0 1 0 0
T90 0 1 0 0
T93 0 1 0 0
T200 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 38 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 0 1 0 0
T42 0 1 0 0
T78 0 1 0 0
T90 0 1 0 0
T93 0 1 0 0
T200 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 37 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 0 1 0 0
T42 0 1 0 0
T78 0 1 0 0
T90 0 1 0 0
T93 0 1 0 0
T200 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 37 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T38 0 2 0 0
T39 0 1 0 0
T40 0 1 0 0
T42 0 1 0 0
T78 0 1 0 0
T90 0 1 0 0
T93 0 1 0 0
T200 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 3181 0 0
T1 2226 67 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 77 0 0
T38 0 78 0 0
T39 0 126 0 0
T40 0 39 0 0
T42 0 40 0 0
T78 0 37 0 0
T90 0 178 0 0
T93 0 55 0 0
T200 0 119 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 6260 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 7 0 0
T4 0 11 0 0
T5 402 0 0 0
T6 0 27 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 2 0 0
T16 984 0 0 0
T17 422 2 0 0
T23 0 7 0 0
T25 0 6 0 0
T26 0 5 0 0
T55 0 5 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5163025 0 0
T1 2226 626 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 10 0 0
T27 773 1 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 1 0 0
T40 0 1 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T91 0 1 0 0
T137 0 1 0 0
T180 0 1 0 0
T186 446 0 0 0
T195 0 1 0 0
T198 0 1 0 0
T232 0 1 0 0
T249 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T2,T3

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T2
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT36,T35,T40

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T2 VC_COV_UNR
1CoveredT36,T35,T40

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT36,T35,T40

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT36,T35,T40
10CoveredT1,T2,T3
11CoveredT36,T35,T40

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT36,T35,T40
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT36,T35,T40
01CoveredT40,T44,T39
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT36,T35,T40
1-CoveredT40,T44,T39

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T36,T35,T40
DetectSt 168 Covered T36,T35,T40
IdleSt 163 Covered T1,T5,T2
StableSt 191 Covered T36,T35,T40


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T36,T35,T40
DebounceSt->IdleSt 163 Covered T35,T90,T83
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T36,T35,T40
IdleSt->DebounceSt 148 Covered T36,T35,T40
StableSt->IdleSt 206 Covered T36,T40,T44



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T36,T35,T40
0 1 Covered T36,T35,T40
0 0 Excluded T1,T5,T2 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T36,T35,T40
0 Covered T1,T5,T2


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T36,T35,T40
IdleSt 0 - - - - - - Covered T1,T2,T3
DebounceSt - 1 - - - - - Covered T83
DebounceSt - 0 1 1 - - - Covered T36,T35,T40
DebounceSt - 0 1 0 - - - Covered T35,T90,T137
DebounceSt - 0 0 - - - - Covered T36,T35,T40
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T36,T35,T40
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T40,T44,T39
StableSt - - - - - - 0 Covered T36,T35,T40
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5823894 104 0 0
CntIncr_A 5823894 121105 0 0
CntNoWrap_A 5823894 5160567 0 0
DetectStDropOut_A 5823894 0 0 0
DetectedOut_A 5823894 189401 0 0
DetectedPulseOut_A 5823894 50 0 0
DisabledIdleSt_A 5823894 4780417 0 0
DisabledNoDetection_A 5823894 4782727 0 0
EnterDebounceSt_A 5823894 54 0 0
EnterDetectSt_A 5823894 50 0 0
EnterStableSt_A 5823894 50 0 0
PulseIsPulse_A 5823894 50 0 0
StayInStableSt 5823894 189322 0 0
gen_high_level_sva.HighLevelEvent_A 5823894 5163025 0 0
gen_not_sticky_sva.StableStDropOut_A 5823894 20 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 104 0 0
T34 17799 0 0 0
T35 0 3 0 0
T36 258522 2 0 0
T39 0 6 0 0
T40 0 2 0 0
T44 0 4 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 2 0 0
T85 0 4 0 0
T90 0 1 0 0
T93 0 4 0 0
T186 446 0 0 0
T209 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 121105 0 0
T34 17799 0 0 0
T35 0 190 0 0
T36 258522 63648 0 0
T39 0 173 0 0
T40 0 96 0 0
T44 0 52 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 43 0 0
T85 0 34 0 0
T90 0 47 0 0
T93 0 82 0 0
T186 446 0 0 0
T209 0 41 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5160567 0 0
T1 2226 623 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 189401 0 0
T34 17799 0 0 0
T35 0 139 0 0
T36 258522 127394 0 0
T39 0 405 0 0
T40 0 41 0 0
T44 0 106 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 88 0 0
T85 0 160 0 0
T93 0 34 0 0
T186 446 0 0 0
T200 0 121 0 0
T209 0 43 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 50 0 0
T34 17799 0 0 0
T35 0 1 0 0
T36 258522 1 0 0
T39 0 3 0 0
T40 0 1 0 0
T44 0 2 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 1 0 0
T85 0 2 0 0
T93 0 2 0 0
T186 446 0 0 0
T200 0 1 0 0
T209 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4780417 0 0
T1 2226 623 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4782727 0 0
T1 2226 626 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 54 0 0
T34 17799 0 0 0
T35 0 2 0 0
T36 258522 1 0 0
T39 0 3 0 0
T40 0 1 0 0
T44 0 2 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 1 0 0
T85 0 2 0 0
T90 0 1 0 0
T93 0 2 0 0
T186 446 0 0 0
T209 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 50 0 0
T34 17799 0 0 0
T35 0 1 0 0
T36 258522 1 0 0
T39 0 3 0 0
T40 0 1 0 0
T44 0 2 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 1 0 0
T85 0 2 0 0
T93 0 2 0 0
T186 446 0 0 0
T200 0 1 0 0
T209 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 50 0 0
T34 17799 0 0 0
T35 0 1 0 0
T36 258522 1 0 0
T39 0 3 0 0
T40 0 1 0 0
T44 0 2 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 1 0 0
T85 0 2 0 0
T93 0 2 0 0
T186 446 0 0 0
T200 0 1 0 0
T209 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 50 0 0
T34 17799 0 0 0
T35 0 1 0 0
T36 258522 1 0 0
T39 0 3 0 0
T40 0 1 0 0
T44 0 2 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 1 0 0
T85 0 2 0 0
T93 0 2 0 0
T186 446 0 0 0
T200 0 1 0 0
T209 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 189322 0 0
T34 17799 0 0 0
T35 0 137 0 0
T36 258522 127392 0 0
T39 0 400 0 0
T40 0 40 0 0
T44 0 103 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T78 0 86 0 0
T85 0 157 0 0
T93 0 32 0 0
T186 446 0 0 0
T200 0 119 0 0
T209 0 41 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5163025 0 0
T1 2226 626 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 20 0 0
T39 0 1 0 0
T40 940 1 0 0
T44 0 1 0 0
T63 492 0 0 0
T74 5019 0 0 0
T85 0 1 0 0
T91 0 1 0 0
T93 0 2 0 0
T114 402 0 0 0
T115 408 0 0 0
T116 501 0 0 0
T156 0 1 0 0
T157 0 1 0 0
T167 0 1 0 0
T183 0 1 0 0
T227 518 0 0 0
T228 402 0 0 0
T229 697 0 0 0
T250 406 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T5,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T5,T2
11CoveredT1,T5,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT27,T38,T39

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T2 VC_COV_UNR
1CoveredT27,T38,T39

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT27,T38,T39

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T27,T38
10CoveredT1,T3,T15
11CoveredT27,T38,T39

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT27,T38,T39
01CoveredT167
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT27,T38,T39
01CoveredT27,T38,T39
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT27,T38,T39
1-CoveredT27,T38,T39

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T27,T38,T39
DetectSt 168 Covered T27,T38,T39
IdleSt 163 Covered T1,T5,T2
StableSt 191 Covered T27,T38,T39


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T27,T38,T39
DebounceSt->IdleSt 163 Covered T157,T83,T251
DetectSt->IdleSt 186 Covered T167
DetectSt->StableSt 191 Covered T27,T38,T39
IdleSt->DebounceSt 148 Covered T27,T38,T39
StableSt->IdleSt 206 Covered T27,T38,T39



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T27,T38,T39
0 1 Covered T27,T38,T39
0 0 Excluded T1,T5,T2 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T27,T38,T39
0 Covered T1,T5,T2


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T27,T38,T39
IdleSt 0 - - - - - - Covered T1,T5,T2
DebounceSt - 1 - - - - - Covered T83
DebounceSt - 0 1 1 - - - Covered T27,T38,T39
DebounceSt - 0 1 0 - - - Covered T157,T251
DebounceSt - 0 0 - - - - Covered T27,T38,T39
DetectSt - - - - 1 - - Covered T167
DetectSt - - - - 0 1 - Covered T27,T38,T39
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T27,T38,T39
StableSt - - - - - - 0 Covered T27,T38,T39
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5823894 85 0 0
CntIncr_A 5823894 2402 0 0
CntNoWrap_A 5823894 5160586 0 0
DetectStDropOut_A 5823894 1 0 0
DetectedOut_A 5823894 2378 0 0
DetectedPulseOut_A 5823894 40 0 0
DisabledIdleSt_A 5823894 5024460 0 0
DisabledNoDetection_A 5823894 5026753 0 0
EnterDebounceSt_A 5823894 44 0 0
EnterDetectSt_A 5823894 41 0 0
EnterStableSt_A 5823894 40 0 0
PulseIsPulse_A 5823894 40 0 0
StayInStableSt 5823894 2320 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 5823894 6148 0 0
gen_low_level_sva.LowLevelEvent_A 5823894 5163025 0 0
gen_not_sticky_sva.StableStDropOut_A 5823894 21 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 85 0 0
T27 773 2 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 4 0 0
T39 0 2 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 2 0 0
T93 0 4 0 0
T156 0 2 0 0
T157 0 1 0 0
T181 0 2 0 0
T183 0 2 0 0
T186 446 0 0 0
T199 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 2402 0 0
T27 773 60 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 40 0 0
T39 0 62 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 17 0 0
T93 0 81 0 0
T156 0 54 0 0
T157 0 73 0 0
T181 0 57 0 0
T183 0 70 0 0
T186 446 0 0 0
T199 0 15 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5160586 0 0
T1 2226 623 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 1 0 0
T167 774 1 0 0
T179 732 0 0 0
T241 649 0 0 0
T242 10996 0 0 0
T243 29953 0 0 0
T244 504 0 0 0
T245 501 0 0 0
T246 1102 0 0 0
T247 1370 0 0 0
T248 422 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 2378 0 0
T27 773 141 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 79 0 0
T39 0 39 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 16 0 0
T93 0 318 0 0
T156 0 43 0 0
T179 0 42 0 0
T181 0 46 0 0
T183 0 57 0 0
T186 446 0 0 0
T199 0 60 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 40 0 0
T27 773 1 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 2 0 0
T39 0 1 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 1 0 0
T93 0 2 0 0
T156 0 1 0 0
T179 0 1 0 0
T181 0 1 0 0
T183 0 1 0 0
T186 446 0 0 0
T199 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5024460 0 0
T1 2226 293 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5026753 0 0
T1 2226 295 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 44 0 0
T27 773 1 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 2 0 0
T39 0 1 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 1 0 0
T93 0 2 0 0
T156 0 1 0 0
T157 0 1 0 0
T181 0 1 0 0
T183 0 1 0 0
T186 446 0 0 0
T199 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 41 0 0
T27 773 1 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 2 0 0
T39 0 1 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 1 0 0
T93 0 2 0 0
T156 0 1 0 0
T167 0 1 0 0
T181 0 1 0 0
T183 0 1 0 0
T186 446 0 0 0
T199 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 40 0 0
T27 773 1 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 2 0 0
T39 0 1 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 1 0 0
T93 0 2 0 0
T156 0 1 0 0
T179 0 1 0 0
T181 0 1 0 0
T183 0 1 0 0
T186 446 0 0 0
T199 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 40 0 0
T27 773 1 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 2 0 0
T39 0 1 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 1 0 0
T93 0 2 0 0
T156 0 1 0 0
T179 0 1 0 0
T181 0 1 0 0
T183 0 1 0 0
T186 446 0 0 0
T199 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 2320 0 0
T27 773 140 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 76 0 0
T39 0 38 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 15 0 0
T93 0 315 0 0
T156 0 41 0 0
T179 0 40 0 0
T181 0 44 0 0
T183 0 56 0 0
T186 446 0 0 0
T199 0 59 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 6148 0 0
T3 4462 10 0 0
T4 28273 10 0 0
T6 20803 27 0 0
T7 0 11 0 0
T15 423 2 0 0
T16 984 0 0 0
T17 422 1 0 0
T23 491 4 0 0
T25 3703 4 0 0
T26 0 3 0 0
T28 18583 0 0 0
T32 2718 0 0 0
T55 0 5 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5163025 0 0
T1 2226 626 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 21 0 0
T27 773 1 0 0
T34 17799 0 0 0
T36 258522 0 0 0
T38 0 1 0 0
T39 0 1 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 1 0 0
T91 0 1 0 0
T92 0 1 0 0
T93 0 1 0 0
T183 0 1 0 0
T184 0 1 0 0
T186 446 0 0 0
T199 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T2,T14

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T2
10CoveredT1,T2,T14
11CoveredT1,T2,T14

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T27,T36

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T2 VC_COV_UNR
1CoveredT1,T27,T36

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT1,T27,T36

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T27,T36
10CoveredT2,T14,T3
11CoveredT1,T27,T36

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T27,T36
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T27,T36
01CoveredT27,T36,T37
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T27,T36
1-CoveredT27,T36,T37

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T27,T36
DetectSt 168 Covered T1,T27,T36
IdleSt 163 Covered T1,T5,T2
StableSt 191 Covered T1,T27,T36


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T27,T36
DebounceSt->IdleSt 163 Covered T209,T205,T184
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T1,T27,T36
IdleSt->DebounceSt 148 Covered T1,T27,T36
StableSt->IdleSt 206 Covered T1,T27,T36



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T27,T36
0 1 Covered T1,T27,T36
0 0 Excluded T1,T5,T2 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T27,T36
0 Covered T1,T5,T2


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T27,T36
IdleSt 0 - - - - - - Covered T1,T2,T14
DebounceSt - 1 - - - - - Covered T83
DebounceSt - 0 1 1 - - - Covered T1,T27,T36
DebounceSt - 0 1 0 - - - Covered T209,T205,T184
DebounceSt - 0 0 - - - - Covered T1,T27,T36
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T1,T27,T36
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T27,T36,T37
StableSt - - - - - - 0 Covered T1,T27,T36
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5823894 101 0 0
CntIncr_A 5823894 121263 0 0
CntNoWrap_A 5823894 5160570 0 0
DetectStDropOut_A 5823894 0 0 0
DetectedOut_A 5823894 189227 0 0
DetectedPulseOut_A 5823894 48 0 0
DisabledIdleSt_A 5823894 4775683 0 0
DisabledNoDetection_A 5823894 4777991 0 0
EnterDebounceSt_A 5823894 54 0 0
EnterDetectSt_A 5823894 48 0 0
EnterStableSt_A 5823894 48 0 0
PulseIsPulse_A 5823894 48 0 0
StayInStableSt 5823894 189157 0 0
gen_high_level_sva.HighLevelEvent_A 5823894 5163025 0 0
gen_not_sticky_sva.StableStDropOut_A 5823894 25 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 101 0 0
T1 2226 2 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 4 0 0
T36 0 2 0 0
T37 0 4 0 0
T41 0 4 0 0
T85 0 4 0 0
T93 0 10 0 0
T171 0 2 0 0
T200 0 2 0 0
T209 0 1 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 121263 0 0
T1 2226 30 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 120 0 0
T36 0 63648 0 0
T37 0 156 0 0
T41 0 122 0 0
T85 0 34 0 0
T93 0 216 0 0
T171 0 65 0 0
T200 0 47 0 0
T209 0 41 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5160570 0 0
T1 2226 621 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 189227 0 0
T1 2226 139 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 144 0 0
T36 0 127539 0 0
T37 0 207 0 0
T41 0 166 0 0
T85 0 2 0 0
T93 0 275 0 0
T171 0 50 0 0
T179 0 94 0 0
T200 0 6 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 48 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T36 0 1 0 0
T37 0 2 0 0
T41 0 2 0 0
T85 0 2 0 0
T93 0 5 0 0
T171 0 1 0 0
T179 0 1 0 0
T200 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4775683 0 0
T1 2226 293 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4777991 0 0
T1 2226 295 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 54 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T36 0 1 0 0
T37 0 2 0 0
T41 0 2 0 0
T85 0 2 0 0
T93 0 5 0 0
T171 0 1 0 0
T200 0 1 0 0
T209 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 48 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T36 0 1 0 0
T37 0 2 0 0
T41 0 2 0 0
T85 0 2 0 0
T93 0 5 0 0
T171 0 1 0 0
T179 0 1 0 0
T200 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 48 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T36 0 1 0 0
T37 0 2 0 0
T41 0 2 0 0
T85 0 2 0 0
T93 0 5 0 0
T171 0 1 0 0
T179 0 1 0 0
T200 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 48 0 0
T1 2226 1 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 2 0 0
T36 0 1 0 0
T37 0 2 0 0
T41 0 2 0 0
T85 0 2 0 0
T93 0 5 0 0
T171 0 1 0 0
T179 0 1 0 0
T200 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 189157 0 0
T1 2226 137 0 0
T2 534 0 0 0
T3 4462 0 0 0
T5 402 0 0 0
T12 402 0 0 0
T13 683 0 0 0
T14 1128 0 0 0
T15 423 0 0 0
T16 984 0 0 0
T17 422 0 0 0
T27 0 141 0 0
T36 0 127538 0 0
T37 0 204 0 0
T41 0 163 0 0
T93 0 269 0 0
T171 0 48 0 0
T179 0 93 0 0
T200 0 5 0 0
T205 0 101 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5163025 0 0
T1 2226 626 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 25 0 0
T27 773 1 0 0
T34 17799 0 0 0
T36 258522 1 0 0
T37 0 1 0 0
T41 0 1 0 0
T46 22587 0 0 0
T47 32569 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T85 0 2 0 0
T93 0 4 0 0
T179 0 1 0 0
T186 446 0 0 0
T200 0 1 0 0
T205 0 1 0 0
T218 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464597.83
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323196.88
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T2,T14
1CoveredT1,T5,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T2,T14
10CoveredT1,T5,T2
11CoveredT1,T5,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT36,T35,T37

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T2 VC_COV_UNR
1CoveredT36,T35,T37

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T2
1CoveredT36,T35,T37

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T2,T36
10CoveredT1,T14,T3
11CoveredT36,T35,T37

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT36,T35,T37
01CoveredT154
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT36,T35,T37
01CoveredT35,T37,T40
10CoveredT58

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT36,T35,T37
1-CoveredT35,T37,T40

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T36,T35,T37
DetectSt 168 Covered T36,T35,T37
IdleSt 163 Covered T1,T5,T2
StableSt 191 Covered T36,T35,T37


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T36,T35,T37
DebounceSt->IdleSt 163 Covered T83
DetectSt->IdleSt 186 Covered T154
DetectSt->StableSt 191 Covered T36,T35,T37
IdleSt->DebounceSt 148 Covered T36,T35,T37
StableSt->IdleSt 206 Covered T36,T35,T37



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T36,T35,T37
0 1 Covered T36,T35,T37
0 0 Excluded T1,T5,T2 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T36,T35,T37
0 Covered T1,T5,T2


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T36,T35,T37
IdleSt 0 - - - - - - Covered T1,T5,T2
DebounceSt - 1 - - - - - Covered T83
DebounceSt - 0 1 1 - - - Covered T36,T35,T37
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T36,T35,T37
DetectSt - - - - 1 - - Covered T154
DetectSt - - - - 0 1 - Covered T36,T35,T37
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T35,T37,T40
StableSt - - - - - - 0 Covered T36,T35,T37
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T2
0 Covered T1,T5,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5823894 93 0 0
CntIncr_A 5823894 66389 0 0
CntNoWrap_A 5823894 5160578 0 0
DetectStDropOut_A 5823894 1 0 0
DetectedOut_A 5823894 3116 0 0
DetectedPulseOut_A 5823894 45 0 0
DisabledIdleSt_A 5823894 4883622 0 0
DisabledNoDetection_A 5823894 4885922 0 0
EnterDebounceSt_A 5823894 47 0 0
EnterDetectSt_A 5823894 46 0 0
EnterStableSt_A 5823894 45 0 0
PulseIsPulse_A 5823894 45 0 0
StayInStableSt 5823894 3047 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 5823894 6981 0 0
gen_low_level_sva.LowLevelEvent_A 5823894 5163025 0 0
gen_not_sticky_sva.StableStDropOut_A 5823894 20 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 93 0 0
T34 17799 0 0 0
T35 0 4 0 0
T36 258522 2 0 0
T37 0 2 0 0
T39 0 2 0 0
T40 0 4 0 0
T44 0 2 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 4 0 0
T129 0 2 0 0
T181 0 2 0 0
T186 446 0 0 0
T209 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 66389 0 0
T34 17799 0 0 0
T35 0 190 0 0
T36 258522 63648 0 0
T37 0 78 0 0
T39 0 62 0 0
T40 0 192 0 0
T44 0 26 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 82 0 0
T129 0 72 0 0
T181 0 57 0 0
T186 446 0 0 0
T209 0 41 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5160578 0 0
T1 2226 623 0 0
T2 534 133 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 1 0 0
T154 4832 1 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 3116 0 0
T34 17799 0 0 0
T35 0 86 0 0
T36 258522 53 0 0
T37 0 41 0 0
T39 0 37 0 0
T40 0 85 0 0
T44 0 136 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 87 0 0
T129 0 290 0 0
T181 0 45 0 0
T186 446 0 0 0
T209 0 44 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 45 0 0
T34 17799 0 0 0
T35 0 2 0 0
T36 258522 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T44 0 1 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 2 0 0
T129 0 1 0 0
T181 0 1 0 0
T186 446 0 0 0
T209 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4883622 0 0
T1 2226 293 0 0
T2 534 3 0 0
T3 4462 972 0 0
T5 402 1 0 0
T12 402 1 0 0
T13 683 282 0 0
T14 1128 727 0 0
T15 423 22 0 0
T16 984 583 0 0
T17 422 21 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 4885922 0 0
T1 2226 295 0 0
T2 534 3 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 47 0 0
T34 17799 0 0 0
T35 0 2 0 0
T36 258522 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T44 0 1 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 2 0 0
T129 0 1 0 0
T181 0 1 0 0
T186 446 0 0 0
T209 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 46 0 0
T34 17799 0 0 0
T35 0 2 0 0
T36 258522 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T44 0 1 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 2 0 0
T129 0 1 0 0
T181 0 1 0 0
T186 446 0 0 0
T209 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 45 0 0
T34 17799 0 0 0
T35 0 2 0 0
T36 258522 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T44 0 1 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 2 0 0
T129 0 1 0 0
T181 0 1 0 0
T186 446 0 0 0
T209 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 45 0 0
T34 17799 0 0 0
T35 0 2 0 0
T36 258522 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T40 0 2 0 0
T44 0 1 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 2 0 0
T129 0 1 0 0
T181 0 1 0 0
T186 446 0 0 0
T209 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 3047 0 0
T34 17799 0 0 0
T35 0 83 0 0
T36 258522 51 0 0
T37 0 40 0 0
T39 0 35 0 0
T40 0 82 0 0
T44 0 134 0 0
T46 22587 0 0 0
T50 687 0 0 0
T61 2399 0 0 0
T62 490 0 0 0
T70 548 0 0 0
T71 503 0 0 0
T72 529 0 0 0
T93 0 84 0 0
T129 0 288 0 0
T181 0 43 0 0
T186 446 0 0 0
T209 0 42 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 6981 0 0
T3 4462 16 0 0
T4 28273 12 0 0
T6 20803 34 0 0
T14 1128 5 0 0
T15 423 3 0 0
T16 984 0 0 0
T17 422 0 0 0
T23 491 9 0 0
T25 0 14 0 0
T28 18583 3 0 0
T32 2718 4 0 0
T55 0 5 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 5163025 0 0
T1 2226 626 0 0
T2 534 134 0 0
T3 4462 981 0 0
T5 402 2 0 0
T12 402 2 0 0
T13 683 283 0 0
T14 1128 728 0 0
T15 423 23 0 0
T16 984 584 0 0
T17 422 22 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5823894 20 0 0
T35 40117 1 0 0
T37 894 1 0 0
T40 940 1 0 0
T63 492 0 0 0
T91 0 1 0 0
T93 0 1 0 0
T107 0 2 0 0
T111 502 0 0 0
T112 1657 0 0 0
T113 25808 0 0 0
T114 402 0 0 0
T115 408 0 0 0
T116 501 0 0 0
T157 0 1 0 0
T183 0 1 0 0
T184 0 1 0 0
T205 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%