Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T9,T21,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T9,T21,T82 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
227489 |
0 |
0 |
T1 |
1732962 |
24 |
0 |
0 |
T2 |
5926712 |
24 |
0 |
0 |
T3 |
6014150 |
0 |
0 |
0 |
T4 |
6324318 |
3 |
0 |
0 |
T5 |
3040642 |
24 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
39 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T13 |
3052192 |
3 |
0 |
0 |
T14 |
5523056 |
0 |
0 |
0 |
T15 |
8232672 |
14 |
0 |
0 |
T16 |
1129700 |
0 |
0 |
0 |
T17 |
649475 |
0 |
0 |
0 |
T22 |
792804 |
0 |
0 |
0 |
T23 |
247353 |
0 |
0 |
0 |
T25 |
903567 |
6 |
0 |
0 |
T26 |
0 |
16 |
0 |
0 |
T27 |
2712144 |
12 |
0 |
0 |
T48 |
1582754 |
15 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
14 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
16 |
0 |
0 |
T55 |
0 |
12 |
0 |
0 |
T56 |
0 |
18 |
0 |
0 |
T57 |
2277737 |
0 |
0 |
0 |
T58 |
154872 |
0 |
0 |
0 |
T59 |
360340 |
0 |
0 |
0 |
T60 |
3060317 |
0 |
0 |
0 |
T61 |
108953 |
0 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
229611 |
0 |
0 |
T1 |
1732962 |
24 |
0 |
0 |
T2 |
5926712 |
24 |
0 |
0 |
T3 |
6014150 |
0 |
0 |
0 |
T4 |
6324318 |
3 |
0 |
0 |
T5 |
3040642 |
24 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
39 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T13 |
3052192 |
3 |
0 |
0 |
T14 |
5523056 |
0 |
0 |
0 |
T15 |
8232672 |
14 |
0 |
0 |
T16 |
1129700 |
0 |
0 |
0 |
T17 |
649475 |
0 |
0 |
0 |
T22 |
595457 |
0 |
0 |
0 |
T23 |
494 |
0 |
0 |
0 |
T25 |
2370 |
6 |
0 |
0 |
T26 |
0 |
16 |
0 |
0 |
T27 |
2057488 |
12 |
0 |
0 |
T48 |
814882 |
15 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
14 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
16 |
0 |
0 |
T55 |
0 |
12 |
0 |
0 |
T56 |
0 |
18 |
0 |
0 |
T57 |
2277737 |
0 |
0 |
0 |
T58 |
154872 |
0 |
0 |
0 |
T59 |
271508 |
0 |
0 |
0 |
T60 |
2298022 |
0 |
0 |
0 |
T61 |
444 |
0 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T18,T303,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T18,T303,T19 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
2067 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2127 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T18,T303,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T18,T303,T19 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2117 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
2118 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T25,T7,T9 |
1 | 1 | Covered | T21,T82,T225 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T21,T82,T225 |
1 | 1 | Covered | T25,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
992 |
0 |
0 |
T6 |
3475 |
0 |
0 |
0 |
T7 |
33409 |
1 |
0 |
0 |
T8 |
686 |
0 |
0 |
0 |
T9 |
72485 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
2370 |
1 |
0 |
0 |
T26 |
724 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
548 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
402 |
0 |
0 |
0 |
T70 |
540 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1055 |
0 |
0 |
T6 |
153340 |
0 |
0 |
0 |
T7 |
149569 |
1 |
0 |
0 |
T8 |
303069 |
0 |
0 |
0 |
T9 |
339047 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
903567 |
1 |
0 |
0 |
T26 |
90540 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
136997 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
191277 |
0 |
0 |
0 |
T70 |
64818 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T25,T7,T9 |
1 | 1 | Covered | T21,T82,T225 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T21,T82,T225 |
1 | 1 | Covered | T25,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1043 |
0 |
0 |
T6 |
153340 |
0 |
0 |
0 |
T7 |
149569 |
1 |
0 |
0 |
T8 |
303069 |
0 |
0 |
0 |
T9 |
339047 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
903567 |
1 |
0 |
0 |
T26 |
90540 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
136997 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
191277 |
0 |
0 |
0 |
T70 |
64818 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1044 |
0 |
0 |
T6 |
3475 |
0 |
0 |
0 |
T7 |
33409 |
1 |
0 |
0 |
T8 |
686 |
0 |
0 |
0 |
T9 |
72485 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
2370 |
1 |
0 |
0 |
T26 |
724 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
548 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
402 |
0 |
0 |
0 |
T70 |
540 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T25,T7,T9 |
1 | 1 | Covered | T21,T82,T225 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T21,T82,T225 |
1 | 1 | Covered | T25,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1029 |
0 |
0 |
T6 |
3475 |
0 |
0 |
0 |
T7 |
33409 |
1 |
0 |
0 |
T8 |
686 |
0 |
0 |
0 |
T9 |
72485 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
2370 |
1 |
0 |
0 |
T26 |
724 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
548 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
402 |
0 |
0 |
0 |
T70 |
540 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1087 |
0 |
0 |
T6 |
153340 |
0 |
0 |
0 |
T7 |
149569 |
1 |
0 |
0 |
T8 |
303069 |
0 |
0 |
0 |
T9 |
339047 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
903567 |
1 |
0 |
0 |
T26 |
90540 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
136997 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
191277 |
0 |
0 |
0 |
T70 |
64818 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T25,T7,T9 |
1 | 1 | Covered | T21,T82,T225 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T21,T82,T225 |
1 | 1 | Covered | T25,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1077 |
0 |
0 |
T6 |
153340 |
0 |
0 |
0 |
T7 |
149569 |
1 |
0 |
0 |
T8 |
303069 |
0 |
0 |
0 |
T9 |
339047 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
903567 |
1 |
0 |
0 |
T26 |
90540 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
136997 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
191277 |
0 |
0 |
0 |
T70 |
64818 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1078 |
0 |
0 |
T6 |
3475 |
0 |
0 |
0 |
T7 |
33409 |
1 |
0 |
0 |
T8 |
686 |
0 |
0 |
0 |
T9 |
72485 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
2370 |
1 |
0 |
0 |
T26 |
724 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
548 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
402 |
0 |
0 |
0 |
T70 |
540 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T25,T7,T9 |
1 | 1 | Covered | T21,T82,T225 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T21,T82,T225 |
1 | 1 | Covered | T25,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1019 |
0 |
0 |
T6 |
3475 |
0 |
0 |
0 |
T7 |
33409 |
1 |
0 |
0 |
T8 |
686 |
0 |
0 |
0 |
T9 |
72485 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
2370 |
1 |
0 |
0 |
T26 |
724 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
548 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
402 |
0 |
0 |
0 |
T70 |
540 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1081 |
0 |
0 |
T6 |
153340 |
0 |
0 |
0 |
T7 |
149569 |
1 |
0 |
0 |
T8 |
303069 |
0 |
0 |
0 |
T9 |
339047 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
903567 |
1 |
0 |
0 |
T26 |
90540 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
136997 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
191277 |
0 |
0 |
0 |
T70 |
64818 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T25,T7,T9 |
1 | 1 | Covered | T21,T82,T225 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T7,T9 |
1 | 0 | Covered | T21,T82,T225 |
1 | 1 | Covered | T25,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1071 |
0 |
0 |
T6 |
153340 |
0 |
0 |
0 |
T7 |
149569 |
1 |
0 |
0 |
T8 |
303069 |
0 |
0 |
0 |
T9 |
339047 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
903567 |
1 |
0 |
0 |
T26 |
90540 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
136997 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
191277 |
0 |
0 |
0 |
T70 |
64818 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1071 |
0 |
0 |
T6 |
3475 |
0 |
0 |
0 |
T7 |
33409 |
1 |
0 |
0 |
T8 |
686 |
0 |
0 |
0 |
T9 |
72485 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T25 |
2370 |
1 |
0 |
0 |
T26 |
724 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
548 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
402 |
0 |
0 |
0 |
T70 |
540 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T9,T11,T21 |
1 | 0 | Covered | T9,T11,T21 |
1 | 1 | Covered | T9,T11,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T9,T11,T21 |
1 | 0 | Covered | T9,T11,T21 |
1 | 1 | Covered | T9,T11,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1009 |
0 |
0 |
T9 |
72485 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T49 |
6222 |
0 |
0 |
0 |
T50 |
690 |
0 |
0 |
0 |
T51 |
692 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T75 |
502 |
0 |
0 |
0 |
T76 |
509 |
0 |
0 |
0 |
T77 |
522 |
0 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
703 |
0 |
0 |
0 |
T86 |
423 |
0 |
0 |
0 |
T87 |
426 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1069 |
0 |
0 |
T9 |
339047 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T49 |
777818 |
0 |
0 |
0 |
T50 |
86236 |
0 |
0 |
0 |
T51 |
72799 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T75 |
243728 |
0 |
0 |
0 |
T76 |
45801 |
0 |
0 |
0 |
T77 |
255907 |
0 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
172589 |
0 |
0 |
0 |
T86 |
50827 |
0 |
0 |
0 |
T87 |
51183 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T9,T11,T21 |
1 | 0 | Covered | T9,T11,T21 |
1 | 1 | Covered | T9,T11,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T9,T11,T21 |
1 | 0 | Covered | T9,T11,T21 |
1 | 1 | Covered | T9,T11,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1060 |
0 |
0 |
T9 |
339047 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T49 |
777818 |
0 |
0 |
0 |
T50 |
86236 |
0 |
0 |
0 |
T51 |
72799 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T75 |
243728 |
0 |
0 |
0 |
T76 |
45801 |
0 |
0 |
0 |
T77 |
255907 |
0 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
172589 |
0 |
0 |
0 |
T86 |
50827 |
0 |
0 |
0 |
T87 |
51183 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1060 |
0 |
0 |
T9 |
72485 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T49 |
6222 |
0 |
0 |
0 |
T50 |
690 |
0 |
0 |
0 |
T51 |
692 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T75 |
502 |
0 |
0 |
0 |
T76 |
509 |
0 |
0 |
0 |
T77 |
522 |
0 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
703 |
0 |
0 |
0 |
T86 |
423 |
0 |
0 |
0 |
T87 |
426 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T129,T33,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T129,T33,T82 |
1 | 1 | Covered | T1,T2,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1100 |
0 |
0 |
T1 |
21527 |
7 |
0 |
0 |
T2 |
20722 |
7 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
0 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
10672 |
0 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1163 |
0 |
0 |
T1 |
102256 |
7 |
0 |
0 |
T2 |
248674 |
7 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
0 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
128064 |
0 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
3067 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T22 |
488 |
20 |
0 |
0 |
T23 |
494 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
2370 |
0 |
0 |
0 |
T26 |
724 |
0 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T48 |
15670 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T60 |
1591 |
0 |
0 |
0 |
T61 |
444 |
0 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
3125 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T22 |
197835 |
20 |
0 |
0 |
T23 |
247353 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
903567 |
0 |
0 |
0 |
T26 |
90540 |
0 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T48 |
783542 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T60 |
763886 |
0 |
0 |
0 |
T61 |
108953 |
0 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
3115 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T22 |
197835 |
20 |
0 |
0 |
T23 |
247353 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
903567 |
0 |
0 |
0 |
T26 |
90540 |
0 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T48 |
783542 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T60 |
763886 |
0 |
0 |
0 |
T61 |
108953 |
0 |
0 |
0 |
T62 |
49059 |
0 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
3115 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T22 |
488 |
20 |
0 |
0 |
T23 |
494 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
2370 |
0 |
0 |
0 |
T26 |
724 |
0 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T34 |
0 |
20 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T48 |
15670 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T60 |
1591 |
0 |
0 |
0 |
T61 |
444 |
0 |
0 |
0 |
T62 |
446 |
0 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T17,T22 |
1 | 0 | Covered | T14,T17,T22 |
1 | 1 | Covered | T14,T17,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T17,T22 |
1 | 0 | Covered | T14,T17,T25 |
1 | 1 | Covered | T14,T17,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6432 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T14 |
521 |
20 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
20 |
0 |
0 |
T22 |
488 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6499 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
49 |
0 |
0 |
T14 |
250527 |
20 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
20 |
0 |
0 |
T22 |
197835 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T17,T22 |
1 | 0 | Covered | T14,T17,T22 |
1 | 1 | Covered | T14,T17,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T17,T22 |
1 | 0 | Covered | T14,T17,T25 |
1 | 1 | Covered | T14,T17,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6483 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
49 |
0 |
0 |
T14 |
250527 |
20 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
20 |
0 |
0 |
T22 |
197835 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6485 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
49 |
0 |
0 |
T14 |
521 |
20 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
20 |
0 |
0 |
T22 |
488 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T14,T17,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T14,T17,T25 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7709 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
20 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
20 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7774 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
20 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
20 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T14,T17,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T14,T17,T25 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7758 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
20 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
20 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7760 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
20 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
20 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T17,T25 |
1 | 0 | Covered | T14,T17,T25 |
1 | 1 | Covered | T14,T17,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T17,T25 |
1 | 0 | Covered | T14,T17,T25 |
1 | 1 | Covered | T14,T17,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6352 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T14 |
521 |
20 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
20 |
0 |
0 |
T22 |
488 |
0 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6424 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
49 |
0 |
0 |
T14 |
250527 |
20 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
20 |
0 |
0 |
T22 |
197835 |
0 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T17,T25 |
1 | 0 | Covered | T14,T17,T25 |
1 | 1 | Covered | T14,T17,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T17,T25 |
1 | 0 | Covered | T14,T17,T25 |
1 | 1 | Covered | T14,T17,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6408 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
49 |
0 |
0 |
T14 |
250527 |
20 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
20 |
0 |
0 |
T22 |
197835 |
0 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6409 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
49 |
0 |
0 |
T14 |
521 |
20 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
20 |
0 |
0 |
T22 |
488 |
0 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T3,T6,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1058 |
0 |
0 |
T3 |
480 |
1 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T22 |
488 |
0 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
15670 |
0 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T60 |
1591 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1117 |
0 |
0 |
T3 |
240086 |
1 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T22 |
197835 |
0 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
783542 |
0 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T60 |
763886 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T3,T6,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1108 |
0 |
0 |
T3 |
240086 |
1 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T22 |
197835 |
0 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
783542 |
0 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T60 |
763886 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1109 |
0 |
0 |
T3 |
480 |
1 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T22 |
488 |
0 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
15670 |
0 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T60 |
1591 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
2107 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
1 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2166 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
1 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2157 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
1 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
2157 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
1 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T25,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1331 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T9 |
0 |
14 |
0 |
0 |
T15 |
698 |
4 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T22 |
488 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T60 |
1591 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1389 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T9 |
0 |
14 |
0 |
0 |
T15 |
342330 |
4 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T22 |
197835 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T60 |
763886 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T25,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1378 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T9 |
0 |
14 |
0 |
0 |
T15 |
342330 |
4 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T22 |
197835 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T60 |
763886 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1378 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T9 |
0 |
14 |
0 |
0 |
T15 |
698 |
4 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T22 |
488 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T60 |
1591 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T26,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T26,T9 |
1 | 1 | Covered | T15,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1147 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T15 |
698 |
3 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T22 |
488 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T60 |
1591 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1209 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T15 |
342330 |
3 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T22 |
197835 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T60 |
763886 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T26,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T26,T9 |
1 | 1 | Covered | T15,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1200 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T15 |
342330 |
3 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T22 |
197835 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
668016 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T58 |
51198 |
0 |
0 |
0 |
T59 |
89548 |
0 |
0 |
0 |
T60 |
763886 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1200 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T15 |
698 |
3 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T22 |
488 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
13360 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T58 |
426 |
0 |
0 |
0 |
T59 |
716 |
0 |
0 |
0 |
T60 |
1591 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6805 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
100 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T47 |
0 |
54 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6871 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
100 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T47 |
0 |
54 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6861 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
100 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T47 |
0 |
54 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6862 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
100 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T47 |
0 |
54 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6782 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T31 |
0 |
97 |
0 |
0 |
T47 |
0 |
72 |
0 |
0 |
T48 |
0 |
55 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6845 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T31 |
0 |
97 |
0 |
0 |
T47 |
0 |
72 |
0 |
0 |
T48 |
0 |
55 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6835 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T31 |
0 |
97 |
0 |
0 |
T47 |
0 |
72 |
0 |
0 |
T48 |
0 |
55 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6835 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
71 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T31 |
0 |
97 |
0 |
0 |
T47 |
0 |
72 |
0 |
0 |
T48 |
0 |
55 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6695 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
89 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
69 |
0 |
0 |
T31 |
0 |
73 |
0 |
0 |
T47 |
0 |
70 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6758 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
89 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
69 |
0 |
0 |
T31 |
0 |
73 |
0 |
0 |
T47 |
0 |
70 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6746 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
89 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
69 |
0 |
0 |
T31 |
0 |
73 |
0 |
0 |
T47 |
0 |
70 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6747 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
89 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
69 |
0 |
0 |
T31 |
0 |
73 |
0 |
0 |
T47 |
0 |
70 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6770 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
73 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
81 |
0 |
0 |
T31 |
0 |
74 |
0 |
0 |
T47 |
0 |
65 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
69 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6833 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
73 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
81 |
0 |
0 |
T31 |
0 |
74 |
0 |
0 |
T47 |
0 |
65 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
69 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
6822 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
73 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
81 |
0 |
0 |
T31 |
0 |
74 |
0 |
0 |
T47 |
0 |
65 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
69 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
6822 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
73 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
81 |
0 |
0 |
T31 |
0 |
74 |
0 |
0 |
T47 |
0 |
65 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
69 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1203 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1266 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1256 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1256 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1196 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1258 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1246 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1246 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1228 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1290 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1279 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1280 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1200 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1260 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T13,T27 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T4,T13,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1252 |
0 |
0 |
T2 |
248674 |
0 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
206645 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1253 |
0 |
0 |
T2 |
20722 |
0 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
0 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T57 |
422 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7580 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7642 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7633 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7633 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
71 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7424 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T48 |
0 |
55 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7485 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T48 |
0 |
55 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7477 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T48 |
0 |
55 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7478 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
66 |
0 |
0 |
T48 |
0 |
55 |
0 |
0 |
T49 |
0 |
90 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7375 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
69 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7439 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
69 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7430 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
69 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7431 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
69 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
66 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7461 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
81 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
69 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7525 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
81 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
69 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T4,T13,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T4,T13,T27 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
7515 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
51 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
51 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
81 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
69 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
7515 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
51 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
51 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
81 |
0 |
0 |
T48 |
0 |
66 |
0 |
0 |
T49 |
0 |
69 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1993 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2055 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2045 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
2045 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1891 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1951 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1941 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1941 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1858 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1918 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1909 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1909 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1889 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1951 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1941 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1941 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1980 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2041 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2030 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
2030 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1856 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1918 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1908 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1909 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1949 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
2009 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1999 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
2000 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1893 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1952 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T89,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T89,T63,T18 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1277240674 |
1942 |
0 |
0 |
T1 |
102256 |
8 |
0 |
0 |
T2 |
248674 |
8 |
0 |
0 |
T3 |
240086 |
0 |
0 |
0 |
T4 |
281603 |
1 |
0 |
0 |
T5 |
115176 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
128064 |
1 |
0 |
0 |
T14 |
250527 |
0 |
0 |
0 |
T15 |
342330 |
0 |
0 |
0 |
T16 |
44781 |
0 |
0 |
0 |
T17 |
25470 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7472508 |
1942 |
0 |
0 |
T1 |
21527 |
8 |
0 |
0 |
T2 |
20722 |
8 |
0 |
0 |
T3 |
480 |
0 |
0 |
0 |
T4 |
5866 |
1 |
0 |
0 |
T5 |
23035 |
8 |
0 |
0 |
T7 |
0 |
13 |
0 |
0 |
T13 |
10672 |
1 |
0 |
0 |
T14 |
521 |
0 |
0 |
0 |
T15 |
698 |
0 |
0 |
0 |
T16 |
407 |
0 |
0 |
0 |
T17 |
509 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |