Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T11,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T11,T57 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
228490 |
0 |
0 |
T1 |
10620314 |
15 |
0 |
0 |
T2 |
5477522 |
3 |
0 |
0 |
T3 |
16926492 |
12 |
0 |
0 |
T4 |
8047352 |
4 |
0 |
0 |
T5 |
12308569 |
0 |
0 |
0 |
T6 |
6798761 |
30 |
0 |
0 |
T7 |
6821851 |
18 |
0 |
0 |
T8 |
20896938 |
27 |
0 |
0 |
T9 |
451176 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T12 |
7278575 |
16 |
0 |
0 |
T13 |
3959022 |
0 |
0 |
0 |
T19 |
4183130 |
14 |
0 |
0 |
T20 |
8849862 |
6 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
3316740 |
3 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T46 |
0 |
33 |
0 |
0 |
T47 |
0 |
16 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T51 |
0 |
16 |
0 |
0 |
T52 |
0 |
18 |
0 |
0 |
T53 |
1986256 |
0 |
0 |
0 |
T54 |
206800 |
0 |
0 |
0 |
T55 |
1205948 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
232162 |
0 |
0 |
T1 |
11298515 |
15 |
0 |
0 |
T2 |
5705752 |
3 |
0 |
0 |
T3 |
17574498 |
12 |
0 |
0 |
T4 |
8313584 |
4 |
0 |
0 |
T5 |
12834692 |
0 |
0 |
0 |
T6 |
6972218 |
30 |
0 |
0 |
T7 |
6996363 |
18 |
0 |
0 |
T8 |
21478753 |
27 |
0 |
0 |
T9 |
451176 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T12 |
7568290 |
16 |
0 |
0 |
T13 |
4094478 |
0 |
0 |
0 |
T19 |
4183130 |
14 |
0 |
0 |
T20 |
8849862 |
6 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
3316740 |
3 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T46 |
0 |
33 |
0 |
0 |
T47 |
0 |
16 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T51 |
0 |
16 |
0 |
0 |
T52 |
0 |
18 |
0 |
0 |
T53 |
1986256 |
0 |
0 |
0 |
T54 |
206800 |
0 |
0 |
0 |
T55 |
1205948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T266 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T266 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1879 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
2 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
2 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
11 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1985 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
2 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
2 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
11 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T266 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T266 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1975 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
2 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
2 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
11 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1975 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
2 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
2 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
11 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T11,T57,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T11,T57,T58 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
929 |
0 |
0 |
T6 |
16040 |
1 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T54 |
426 |
0 |
0 |
0 |
T55 |
51982 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1037 |
0 |
0 |
T6 |
189497 |
1 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T54 |
51274 |
0 |
0 |
0 |
T55 |
249505 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T11,T57,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T11,T57,T58 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1028 |
0 |
0 |
T6 |
189497 |
1 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T54 |
51274 |
0 |
0 |
0 |
T55 |
249505 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1028 |
0 |
0 |
T6 |
16040 |
1 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T54 |
426 |
0 |
0 |
0 |
T55 |
51982 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T11,T57,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T11,T57,T58 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
919 |
0 |
0 |
T6 |
16040 |
1 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T54 |
426 |
0 |
0 |
0 |
T55 |
51982 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1026 |
0 |
0 |
T6 |
189497 |
1 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T54 |
51274 |
0 |
0 |
0 |
T55 |
249505 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T11,T57,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T11,T57,T58 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1018 |
0 |
0 |
T6 |
189497 |
1 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T54 |
51274 |
0 |
0 |
0 |
T55 |
249505 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1018 |
0 |
0 |
T6 |
16040 |
1 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T54 |
426 |
0 |
0 |
0 |
T55 |
51982 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T11,T57,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T11,T57,T58 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
881 |
0 |
0 |
T6 |
16040 |
1 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T54 |
426 |
0 |
0 |
0 |
T55 |
51982 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
989 |
0 |
0 |
T6 |
189497 |
1 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T54 |
51274 |
0 |
0 |
0 |
T55 |
249505 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T11,T57,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T11,T57,T58 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
978 |
0 |
0 |
T6 |
189497 |
1 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T54 |
51274 |
0 |
0 |
0 |
T55 |
249505 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
978 |
0 |
0 |
T6 |
16040 |
1 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T54 |
426 |
0 |
0 |
0 |
T55 |
51982 |
0 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T6,T9,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
911 |
0 |
0 |
T6 |
16040 |
2 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T54 |
426 |
0 |
0 |
0 |
T55 |
51982 |
0 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1017 |
0 |
0 |
T6 |
189497 |
2 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T54 |
51274 |
0 |
0 |
0 |
T55 |
249505 |
0 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T6,T9,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1005 |
0 |
0 |
T6 |
189497 |
2 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T54 |
51274 |
0 |
0 |
0 |
T55 |
249505 |
0 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1005 |
0 |
0 |
T6 |
16040 |
2 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T54 |
426 |
0 |
0 |
0 |
T55 |
51982 |
0 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T57,T97 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T57,T97 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
980 |
0 |
0 |
T1 |
14429 |
1 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
2 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
1 |
0 |
0 |
T7 |
15865 |
4 |
0 |
0 |
T8 |
25329 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T46 |
0 |
10 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1091 |
0 |
0 |
T1 |
692630 |
1 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
2 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
1 |
0 |
0 |
T7 |
190377 |
4 |
0 |
0 |
T8 |
607144 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T46 |
0 |
10 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T6,T17 |
1 | 0 | Covered | T4,T6,T17 |
1 | 1 | Covered | T4,T6,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T6,T17 |
1 | 0 | Covered | T4,T6,T17 |
1 | 1 | Covered | T4,T6,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
2861 |
0 |
0 |
T4 |
5536 |
40 |
0 |
0 |
T6 |
16040 |
40 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T36 |
0 |
20 |
0 |
0 |
T37 |
0 |
40 |
0 |
0 |
T38 |
0 |
20 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
2969 |
0 |
0 |
T4 |
271768 |
40 |
0 |
0 |
T6 |
189497 |
40 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T36 |
0 |
20 |
0 |
0 |
T37 |
0 |
40 |
0 |
0 |
T38 |
0 |
20 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T6,T17 |
1 | 0 | Covered | T4,T6,T17 |
1 | 1 | Covered | T4,T6,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T6,T17 |
1 | 0 | Covered | T4,T6,T17 |
1 | 1 | Covered | T4,T6,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
2959 |
0 |
0 |
T4 |
271768 |
40 |
0 |
0 |
T6 |
189497 |
40 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T9 |
55123 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T36 |
0 |
20 |
0 |
0 |
T37 |
0 |
40 |
0 |
0 |
T38 |
0 |
20 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
2959 |
0 |
0 |
T4 |
5536 |
40 |
0 |
0 |
T6 |
16040 |
40 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T9 |
1274 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T36 |
0 |
20 |
0 |
0 |
T37 |
0 |
40 |
0 |
0 |
T38 |
0 |
20 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T13,T6 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T4,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T13,T6 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T4,T13,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
5918 |
0 |
0 |
T4 |
5536 |
42 |
0 |
0 |
T6 |
16040 |
22 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
20 |
0 |
0 |
T9 |
1274 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T53 |
4868 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
6029 |
0 |
0 |
T4 |
271768 |
42 |
0 |
0 |
T6 |
189497 |
22 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
20 |
0 |
0 |
T9 |
55123 |
0 |
0 |
0 |
T13 |
135978 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T53 |
243414 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T13,T6 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T4,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T13,T6 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T4,T13,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
6014 |
0 |
0 |
T4 |
271768 |
42 |
0 |
0 |
T6 |
189497 |
22 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
20 |
0 |
0 |
T9 |
55123 |
0 |
0 |
0 |
T13 |
135978 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T53 |
243414 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
6014 |
0 |
0 |
T4 |
5536 |
42 |
0 |
0 |
T6 |
16040 |
22 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
20 |
0 |
0 |
T9 |
1274 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T53 |
4868 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7060 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
44 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
24 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
31 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7174 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
44 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
24 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
31 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
20 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7160 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
44 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
24 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
31 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
20 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7160 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
44 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
24 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
31 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T13,T6 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T4,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T13,T6 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T4,T13,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
5816 |
0 |
0 |
T4 |
5536 |
40 |
0 |
0 |
T6 |
16040 |
20 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
20 |
0 |
0 |
T9 |
1274 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T53 |
4868 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
5925 |
0 |
0 |
T4 |
271768 |
40 |
0 |
0 |
T6 |
189497 |
20 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
20 |
0 |
0 |
T9 |
55123 |
0 |
0 |
0 |
T13 |
135978 |
20 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T53 |
243414 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T13,T6 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T4,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T13,T6 |
1 | 0 | Covered | T4,T13,T6 |
1 | 1 | Covered | T4,T13,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
5910 |
0 |
0 |
T4 |
271768 |
40 |
0 |
0 |
T6 |
189497 |
20 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
20 |
0 |
0 |
T9 |
55123 |
0 |
0 |
0 |
T13 |
135978 |
20 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T53 |
243414 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
5910 |
0 |
0 |
T4 |
5536 |
40 |
0 |
0 |
T6 |
16040 |
20 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
20 |
0 |
0 |
T9 |
1274 |
0 |
0 |
0 |
T13 |
522 |
20 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T53 |
4868 |
40 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T8,T18 |
1 | 0 | Covered | T4,T8,T18 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T8,T18 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T4,T8,T18 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
930 |
0 |
0 |
T4 |
5536 |
1 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
1 |
0 |
0 |
T9 |
1274 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1043 |
0 |
0 |
T4 |
271768 |
1 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
1 |
0 |
0 |
T9 |
55123 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T8,T18 |
1 | 0 | Covered | T4,T8,T18 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T4,T8,T18 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T4,T8,T18 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1030 |
0 |
0 |
T4 |
271768 |
1 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
1 |
0 |
0 |
T9 |
55123 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
386135 |
0 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T53 |
243414 |
0 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1030 |
0 |
0 |
T4 |
5536 |
1 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
1 |
0 |
0 |
T9 |
1274 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
32178 |
0 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T53 |
4868 |
0 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1870 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
3 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1975 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
3 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1963 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
3 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1963 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
3 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T12,T6,T19 |
1 | 0 | Covered | T12,T6,T19 |
1 | 1 | Covered | T12,T6,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T12,T6,T19 |
1 | 0 | Covered | T12,T6,T19 |
1 | 1 | Covered | T12,T6,T19 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1267 |
0 |
0 |
T3 |
14242 |
0 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T6 |
16040 |
9 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
5 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T19 |
32178 |
4 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1375 |
0 |
0 |
T3 |
662248 |
0 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T6 |
189497 |
9 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
5 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T19 |
386135 |
4 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T12,T6,T19 |
1 | 0 | Covered | T12,T6,T19 |
1 | 1 | Covered | T12,T6,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T12,T6,T19 |
1 | 0 | Covered | T12,T6,T19 |
1 | 1 | Covered | T12,T6,T19 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1365 |
0 |
0 |
T3 |
662248 |
0 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T6 |
189497 |
9 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
5 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T19 |
386135 |
4 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1365 |
0 |
0 |
T3 |
14242 |
0 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T6 |
16040 |
9 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
5 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T19 |
32178 |
4 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T12,T6,T19 |
1 | 0 | Covered | T12,T6,T19 |
1 | 1 | Covered | T12,T6,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T12,T6,T19 |
1 | 0 | Covered | T12,T6,T19 |
1 | 1 | Covered | T12,T6,T19 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1107 |
0 |
0 |
T3 |
14242 |
0 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T6 |
16040 |
6 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
3 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T19 |
32178 |
3 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1217 |
0 |
0 |
T3 |
662248 |
0 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T6 |
189497 |
6 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
3 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T19 |
386135 |
3 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T12,T6,T19 |
1 | 0 | Covered | T12,T6,T19 |
1 | 1 | Covered | T12,T6,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T12,T6,T19 |
1 | 0 | Covered | T12,T6,T19 |
1 | 1 | Covered | T12,T6,T19 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1206 |
0 |
0 |
T3 |
662248 |
0 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T6 |
189497 |
6 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
3 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T19 |
386135 |
3 |
0 |
0 |
T20 |
478002 |
0 |
0 |
0 |
T44 |
326649 |
0 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1206 |
0 |
0 |
T3 |
14242 |
0 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T6 |
16040 |
6 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
3 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T19 |
32178 |
3 |
0 |
0 |
T20 |
13657 |
0 |
0 |
0 |
T44 |
5025 |
0 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7517 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
77 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
74 |
0 |
0 |
T42 |
0 |
64 |
0 |
0 |
T43 |
0 |
71 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
55 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
70 |
0 |
0 |
T73 |
0 |
73 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7624 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
77 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
74 |
0 |
0 |
T42 |
0 |
64 |
0 |
0 |
T43 |
0 |
71 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
55 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
70 |
0 |
0 |
T73 |
0 |
73 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7611 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
77 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
74 |
0 |
0 |
T42 |
0 |
64 |
0 |
0 |
T43 |
0 |
71 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
55 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
70 |
0 |
0 |
T73 |
0 |
73 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7611 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
77 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
74 |
0 |
0 |
T42 |
0 |
64 |
0 |
0 |
T43 |
0 |
71 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
55 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
70 |
0 |
0 |
T73 |
0 |
73 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7263 |
0 |
0 |
T2 |
4856 |
51 |
0 |
0 |
T3 |
14242 |
77 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
73 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T43 |
0 |
73 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
83 |
0 |
0 |
T73 |
0 |
59 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7372 |
0 |
0 |
T2 |
233086 |
51 |
0 |
0 |
T3 |
662248 |
77 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
73 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T43 |
0 |
73 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
83 |
0 |
0 |
T73 |
0 |
59 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7361 |
0 |
0 |
T2 |
233086 |
51 |
0 |
0 |
T3 |
662248 |
77 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
73 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T43 |
0 |
73 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
83 |
0 |
0 |
T73 |
0 |
59 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7361 |
0 |
0 |
T2 |
4856 |
51 |
0 |
0 |
T3 |
14242 |
77 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
73 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T43 |
0 |
73 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
83 |
0 |
0 |
T73 |
0 |
59 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7425 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
60 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
57 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T43 |
0 |
76 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
66 |
0 |
0 |
T73 |
0 |
70 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7531 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
60 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
57 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T43 |
0 |
76 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
66 |
0 |
0 |
T73 |
0 |
70 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7520 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
60 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
57 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T43 |
0 |
76 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
66 |
0 |
0 |
T73 |
0 |
70 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7520 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
60 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
57 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T43 |
0 |
76 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
66 |
0 |
0 |
T73 |
0 |
70 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7366 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
83 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
67 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T43 |
0 |
74 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
73 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
66 |
0 |
0 |
T73 |
0 |
76 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7472 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
83 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
67 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T43 |
0 |
74 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
73 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
66 |
0 |
0 |
T73 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7464 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
83 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
67 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T43 |
0 |
74 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
73 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
66 |
0 |
0 |
T73 |
0 |
76 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7464 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
83 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
67 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T43 |
0 |
74 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T56 |
0 |
73 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
T72 |
0 |
66 |
0 |
0 |
T73 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1167 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1277 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1264 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1264 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1141 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1249 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1237 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1237 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1177 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1283 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1273 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1273 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1174 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1281 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T2,T3,T20 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T2,T3,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1271 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
0 |
0 |
0 |
T8 |
607144 |
0 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
478002 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1271 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
0 |
0 |
0 |
T8 |
25329 |
0 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
13657 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
3 |
0 |
0 |
T73 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
8085 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
77 |
0 |
0 |
T4 |
5536 |
2 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
74 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
8190 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
77 |
0 |
0 |
T4 |
271768 |
2 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
74 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
8179 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
77 |
0 |
0 |
T4 |
271768 |
2 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
74 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
8179 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
77 |
0 |
0 |
T4 |
5536 |
2 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
74 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7766 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
51 |
0 |
0 |
T3 |
14242 |
77 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
73 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7874 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
51 |
0 |
0 |
T3 |
662248 |
77 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
73 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
7861 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
51 |
0 |
0 |
T3 |
662248 |
77 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
73 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7861 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
51 |
0 |
0 |
T3 |
14242 |
77 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
73 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
8009 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
60 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
57 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
8115 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
60 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
57 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
8105 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
60 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
57 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
8105 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
60 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
57 |
0 |
0 |
T42 |
0 |
90 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
85 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
7929 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
83 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
73 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
8041 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
83 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
73 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T20 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
8030 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
57 |
0 |
0 |
T3 |
662248 |
83 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
73 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
8030 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
57 |
0 |
0 |
T3 |
14242 |
83 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
73 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1763 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
2 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1872 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
2 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1860 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
2 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1860 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
2 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1712 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1814 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1804 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1804 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1741 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1850 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1840 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1840 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1699 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1804 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1792 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1792 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1760 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
2 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1871 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
2 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1858 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
2 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1858 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
2 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1711 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1821 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1808 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1808 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1711 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1819 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1809 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1809 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T15 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1697 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1801 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T76,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T76,T15 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1272196423 |
1791 |
0 |
0 |
T1 |
692630 |
5 |
0 |
0 |
T2 |
233086 |
1 |
0 |
0 |
T3 |
662248 |
4 |
0 |
0 |
T4 |
271768 |
0 |
0 |
0 |
T5 |
530543 |
0 |
0 |
0 |
T6 |
189497 |
0 |
0 |
0 |
T7 |
190377 |
6 |
0 |
0 |
T8 |
607144 |
9 |
0 |
0 |
T12 |
290415 |
0 |
0 |
0 |
T13 |
135978 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7146088 |
1791 |
0 |
0 |
T1 |
14429 |
5 |
0 |
0 |
T2 |
4856 |
1 |
0 |
0 |
T3 |
14242 |
4 |
0 |
0 |
T4 |
5536 |
0 |
0 |
0 |
T5 |
4420 |
0 |
0 |
0 |
T6 |
16040 |
0 |
0 |
0 |
T7 |
15865 |
6 |
0 |
0 |
T8 |
25329 |
9 |
0 |
0 |
T12 |
700 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |