Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T4,T31,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T4,T11,T31 |
1 | 1 | Covered | T6,T7,T8 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
230883 |
0 |
0 |
T1 |
24472314 |
85 |
0 |
0 |
T2 |
4983552 |
208 |
0 |
0 |
T3 |
334926 |
0 |
0 |
0 |
T4 |
479178 |
0 |
0 |
0 |
T5 |
245397 |
0 |
0 |
0 |
T6 |
6104591 |
17 |
0 |
0 |
T7 |
10886153 |
34 |
0 |
0 |
T8 |
1296602 |
0 |
0 |
0 |
T9 |
1678843 |
136 |
0 |
0 |
T10 |
677956 |
80 |
0 |
0 |
T11 |
0 |
159 |
0 |
0 |
T13 |
0 |
112 |
0 |
0 |
T14 |
6028120 |
0 |
0 |
0 |
T15 |
6590500 |
0 |
0 |
0 |
T16 |
397134 |
0 |
0 |
0 |
T17 |
127132 |
0 |
0 |
0 |
T18 |
65602 |
0 |
0 |
0 |
T19 |
1457300 |
16 |
0 |
0 |
T20 |
1931256 |
0 |
0 |
0 |
T21 |
1490076 |
16 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T38 |
0 |
16 |
0 |
0 |
T48 |
0 |
32 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
176 |
0 |
0 |
T51 |
0 |
14 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T55 |
502416 |
0 |
0 |
0 |
T56 |
434253 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
233664 |
0 |
0 |
T1 |
24472314 |
85 |
0 |
0 |
T2 |
4983552 |
208 |
0 |
0 |
T3 |
334926 |
0 |
0 |
0 |
T4 |
414104 |
0 |
0 |
0 |
T5 |
164728 |
0 |
0 |
0 |
T6 |
6104591 |
17 |
0 |
0 |
T7 |
10886153 |
34 |
0 |
0 |
T8 |
1296602 |
0 |
0 |
0 |
T9 |
1383911 |
136 |
0 |
0 |
T10 |
360164 |
80 |
0 |
0 |
T11 |
0 |
159 |
0 |
0 |
T13 |
0 |
112 |
0 |
0 |
T14 |
6028120 |
0 |
0 |
0 |
T15 |
6590500 |
0 |
0 |
0 |
T16 |
397134 |
0 |
0 |
0 |
T17 |
85578 |
0 |
0 |
0 |
T18 |
44453 |
0 |
0 |
0 |
T19 |
1457300 |
16 |
0 |
0 |
T20 |
1931256 |
0 |
0 |
0 |
T21 |
1490076 |
16 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T38 |
0 |
16 |
0 |
0 |
T48 |
0 |
32 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
176 |
0 |
0 |
T51 |
0 |
14 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T55 |
251961 |
0 |
0 |
0 |
T56 |
217791 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T304,T363,T303 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T363,T303,T22 |
1 | 1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
2024 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T14 |
875 |
1 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
2107 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T14 |
214415 |
1 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T363,T303,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T363,T303,T22 |
1 | 1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
2096 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T14 |
214415 |
1 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
2096 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T14 |
875 |
1 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T11,T31 |
1 | 1 | Covered | T4,T31,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T31,T59 |
1 | 1 | Covered | T4,T11,T31 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
945 |
0 |
0 |
T4 |
1820 |
3 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
492 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1030 |
0 |
0 |
T4 |
66894 |
3 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
66538 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T11,T31 |
1 | 1 | Covered | T4,T31,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T31,T59 |
1 | 1 | Covered | T4,T11,T31 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1022 |
0 |
0 |
T4 |
66894 |
3 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
66538 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1022 |
0 |
0 |
T4 |
1820 |
3 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
492 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T11,T31 |
1 | 1 | Covered | T4,T31,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T31,T59 |
1 | 1 | Covered | T4,T11,T31 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
900 |
0 |
0 |
T4 |
1820 |
3 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
492 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
983 |
0 |
0 |
T4 |
66894 |
3 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
66538 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T11,T31 |
1 | 1 | Covered | T4,T31,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T31,T59 |
1 | 1 | Covered | T4,T11,T31 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
972 |
0 |
0 |
T4 |
66894 |
3 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
66538 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
972 |
0 |
0 |
T4 |
1820 |
3 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
492 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T11,T31 |
1 | 1 | Covered | T4,T31,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T31,T59 |
1 | 1 | Covered | T4,T11,T31 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
934 |
0 |
0 |
T4 |
1820 |
3 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
492 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1020 |
0 |
0 |
T4 |
66894 |
3 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
66538 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T11,T31 |
1 | 1 | Covered | T4,T31,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T31 |
1 | 0 | Covered | T4,T31,T59 |
1 | 1 | Covered | T4,T11,T31 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1008 |
0 |
0 |
T4 |
66894 |
3 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
66538 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1008 |
0 |
0 |
T4 |
1820 |
3 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
492 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T25 |
1 | 0 | Covered | T4,T11,T25 |
1 | 1 | Covered | T4,T11,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T25 |
1 | 0 | Covered | T4,T11,T25 |
1 | 1 | Covered | T4,T11,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
960 |
0 |
0 |
T4 |
1820 |
6 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
6 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T63 |
492 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1043 |
0 |
0 |
T4 |
66894 |
6 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
6 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T63 |
66538 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T25 |
1 | 0 | Covered | T4,T11,T25 |
1 | 1 | Covered | T4,T11,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T4,T11,T25 |
1 | 0 | Covered | T4,T11,T25 |
1 | 1 | Covered | T4,T11,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1034 |
0 |
0 |
T4 |
66894 |
6 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
T57 |
58462 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
6 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T63 |
66538 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1034 |
0 |
0 |
T4 |
1820 |
6 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
T57 |
508 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
6 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T63 |
492 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T4,T36,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T4,T36,T59 |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1144 |
0 |
0 |
T1 |
18127 |
2 |
0 |
0 |
T2 |
35596 |
3 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
3 |
0 |
0 |
T9 |
22687 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1231 |
0 |
0 |
T1 |
888255 |
2 |
0 |
0 |
T2 |
142388 |
3 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
3 |
0 |
0 |
T9 |
317619 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
2984 |
0 |
0 |
T2 |
35596 |
40 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
20 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T17 |
494 |
20 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
3066 |
0 |
0 |
T2 |
142388 |
40 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
20 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T17 |
42048 |
20 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
3055 |
0 |
0 |
T2 |
142388 |
40 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T5 |
81347 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
20 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T17 |
42048 |
20 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
3055 |
0 |
0 |
T2 |
35596 |
40 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T5 |
678 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
20 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T17 |
494 |
20 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T20,T2,T15 |
1 | 0 | Covered | T20,T2,T15 |
1 | 1 | Covered | T20,T2,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T20,T2,T15 |
1 | 0 | Covered | T20,T2,T16 |
1 | 1 | Covered | T20,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
6568 |
0 |
0 |
T1 |
18127 |
0 |
0 |
0 |
T2 |
35596 |
22 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
1 |
0 |
0 |
T16 |
504 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T20 |
526 |
20 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
6649 |
0 |
0 |
T1 |
888255 |
0 |
0 |
0 |
T2 |
142388 |
22 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
1 |
0 |
0 |
T16 |
65685 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T20 |
71002 |
20 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T20,T2,T15 |
1 | 0 | Covered | T20,T2,T15 |
1 | 1 | Covered | T20,T2,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T20,T2,T15 |
1 | 0 | Covered | T20,T2,T16 |
1 | 1 | Covered | T20,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
6640 |
0 |
0 |
T1 |
888255 |
0 |
0 |
0 |
T2 |
142388 |
22 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
1 |
0 |
0 |
T16 |
65685 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T20 |
71002 |
20 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
6640 |
0 |
0 |
T1 |
18127 |
0 |
0 |
0 |
T2 |
35596 |
22 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
1 |
0 |
0 |
T16 |
504 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T20 |
526 |
20 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T20,T2,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T20,T2,T16 |
1 | 1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7833 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
35 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T14 |
875 |
1 |
0 |
0 |
T15 |
494 |
1 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
20 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7917 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
35 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T14 |
214415 |
1 |
0 |
0 |
T15 |
234881 |
1 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
20 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T20,T2,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T20,T2,T16 |
1 | 1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7905 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
35 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T14 |
214415 |
1 |
0 |
0 |
T15 |
234881 |
1 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
20 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7905 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
35 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T14 |
875 |
1 |
0 |
0 |
T15 |
494 |
1 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
20 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T20,T2,T16 |
1 | 0 | Covered | T20,T2,T16 |
1 | 1 | Covered | T20,T2,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T20,T2,T16 |
1 | 0 | Covered | T20,T2,T16 |
1 | 1 | Covered | T20,T2,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
6473 |
0 |
0 |
T1 |
18127 |
0 |
0 |
0 |
T2 |
35596 |
20 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
504 |
20 |
0 |
0 |
T20 |
526 |
20 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T50 |
0 |
60 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
6552 |
0 |
0 |
T1 |
888255 |
0 |
0 |
0 |
T2 |
142388 |
20 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T16 |
65685 |
20 |
0 |
0 |
T20 |
71002 |
20 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T50 |
0 |
60 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T20,T2,T16 |
1 | 0 | Covered | T20,T2,T16 |
1 | 1 | Covered | T20,T2,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T20,T2,T16 |
1 | 0 | Covered | T20,T2,T16 |
1 | 1 | Covered | T20,T2,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
6543 |
0 |
0 |
T1 |
888255 |
0 |
0 |
0 |
T2 |
142388 |
20 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T16 |
65685 |
20 |
0 |
0 |
T20 |
71002 |
20 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T50 |
0 |
60 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
6543 |
0 |
0 |
T1 |
18127 |
0 |
0 |
0 |
T2 |
35596 |
20 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
504 |
20 |
0 |
0 |
T20 |
526 |
20 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T50 |
0 |
60 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T3,T5,T11 |
1 | 0 | Covered | T3,T5,T11 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T3,T5,T11 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T3,T5,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
907 |
0 |
0 |
T3 |
503 |
1 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T5 |
678 |
1 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
28 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
986 |
0 |
0 |
T3 |
55318 |
1 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T5 |
81347 |
1 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
28 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T3,T5,T11 |
1 | 0 | Covered | T3,T5,T11 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T3,T5,T11 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T3,T5,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
976 |
0 |
0 |
T3 |
55318 |
1 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T5 |
81347 |
1 |
0 |
0 |
T9 |
317619 |
0 |
0 |
0 |
T10 |
331916 |
0 |
0 |
0 |
T11 |
0 |
28 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T17 |
42048 |
0 |
0 |
0 |
T18 |
21580 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T55 |
250957 |
0 |
0 |
0 |
T56 |
216905 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
976 |
0 |
0 |
T3 |
503 |
1 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T5 |
678 |
1 |
0 |
0 |
T9 |
22687 |
0 |
0 |
0 |
T10 |
14124 |
0 |
0 |
0 |
T11 |
0 |
28 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T17 |
494 |
0 |
0 |
0 |
T18 |
431 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T55 |
502 |
0 |
0 |
0 |
T56 |
443 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
2042 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T3 |
0 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
2121 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T3 |
0 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
2111 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T3 |
0 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
2111 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T3 |
0 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T19,T21,T11 |
1 | 0 | Covered | T19,T21,T11 |
1 | 1 | Covered | T19,T21,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T19,T21,T11 |
1 | 0 | Covered | T19,T21,T11 |
1 | 1 | Covered | T19,T21,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1322 |
0 |
0 |
T1 |
18127 |
0 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T19 |
719 |
5 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
5 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1405 |
0 |
0 |
T1 |
888255 |
0 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T19 |
57573 |
5 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
5 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T19,T21,T11 |
1 | 0 | Covered | T19,T21,T11 |
1 | 1 | Covered | T19,T21,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T19,T21,T11 |
1 | 0 | Covered | T19,T21,T11 |
1 | 1 | Covered | T19,T21,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1396 |
0 |
0 |
T1 |
888255 |
0 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T19 |
57573 |
5 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
5 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1396 |
0 |
0 |
T1 |
18127 |
0 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T19 |
719 |
5 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
5 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T19,T21,T11 |
1 | 0 | Covered | T19,T21,T11 |
1 | 1 | Covered | T19,T21,T48 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T19,T21,T11 |
1 | 0 | Covered | T19,T21,T48 |
1 | 1 | Covered | T19,T21,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1118 |
0 |
0 |
T1 |
18127 |
0 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T19 |
719 |
3 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1202 |
0 |
0 |
T1 |
888255 |
0 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T19 |
57573 |
3 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T19,T21,T11 |
1 | 0 | Covered | T19,T21,T11 |
1 | 1 | Covered | T19,T21,T48 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T19,T21,T11 |
1 | 0 | Covered | T19,T21,T48 |
1 | 1 | Covered | T19,T21,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1189 |
0 |
0 |
T1 |
888255 |
0 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T3 |
55318 |
0 |
0 |
0 |
T4 |
66894 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T16 |
65685 |
0 |
0 |
0 |
T19 |
57573 |
3 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1189 |
0 |
0 |
T1 |
18127 |
0 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T3 |
503 |
0 |
0 |
0 |
T4 |
1820 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T16 |
504 |
0 |
0 |
0 |
T19 |
719 |
3 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7110 |
0 |
0 |
T1 |
18127 |
70 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
52 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
72 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T54 |
0 |
93 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7194 |
0 |
0 |
T1 |
888255 |
70 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
52 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
72 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T54 |
0 |
93 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7185 |
0 |
0 |
T1 |
888255 |
70 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
52 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
72 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T54 |
0 |
93 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7185 |
0 |
0 |
T1 |
18127 |
70 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
52 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
72 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T54 |
0 |
93 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7048 |
0 |
0 |
T1 |
18127 |
78 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
52 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
74 |
0 |
0 |
T36 |
0 |
69 |
0 |
0 |
T37 |
0 |
89 |
0 |
0 |
T54 |
0 |
77 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7132 |
0 |
0 |
T1 |
888255 |
78 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
52 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
74 |
0 |
0 |
T36 |
0 |
69 |
0 |
0 |
T37 |
0 |
89 |
0 |
0 |
T54 |
0 |
77 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7122 |
0 |
0 |
T1 |
888255 |
78 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
52 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
74 |
0 |
0 |
T36 |
0 |
69 |
0 |
0 |
T37 |
0 |
89 |
0 |
0 |
T54 |
0 |
77 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7122 |
0 |
0 |
T1 |
18127 |
78 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
52 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
74 |
0 |
0 |
T36 |
0 |
69 |
0 |
0 |
T37 |
0 |
89 |
0 |
0 |
T54 |
0 |
77 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
6846 |
0 |
0 |
T1 |
18127 |
64 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
81 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
83 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T54 |
0 |
77 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
6930 |
0 |
0 |
T1 |
888255 |
64 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
81 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
83 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T54 |
0 |
77 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
6921 |
0 |
0 |
T1 |
888255 |
64 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
81 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
83 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T54 |
0 |
77 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
6921 |
0 |
0 |
T1 |
18127 |
64 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
81 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
55 |
0 |
0 |
T36 |
0 |
83 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T54 |
0 |
77 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7007 |
0 |
0 |
T1 |
18127 |
73 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
66 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
91 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
74 |
0 |
0 |
T36 |
0 |
69 |
0 |
0 |
T37 |
0 |
64 |
0 |
0 |
T54 |
0 |
80 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7088 |
0 |
0 |
T1 |
888255 |
73 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
66 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
91 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
74 |
0 |
0 |
T36 |
0 |
69 |
0 |
0 |
T37 |
0 |
64 |
0 |
0 |
T54 |
0 |
80 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7080 |
0 |
0 |
T1 |
888255 |
73 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
66 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
91 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
74 |
0 |
0 |
T36 |
0 |
69 |
0 |
0 |
T37 |
0 |
64 |
0 |
0 |
T54 |
0 |
80 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7080 |
0 |
0 |
T1 |
18127 |
73 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
66 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
91 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
74 |
0 |
0 |
T36 |
0 |
69 |
0 |
0 |
T37 |
0 |
64 |
0 |
0 |
T54 |
0 |
80 |
0 |
0 |
T72 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1227 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1308 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1297 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1297 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1155 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1235 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1225 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1225 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1183 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1262 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1253 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1253 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1181 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1258 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1245 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
0 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1245 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
0 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7889 |
0 |
0 |
T1 |
18127 |
70 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
52 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
72 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7970 |
0 |
0 |
T1 |
888255 |
70 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
52 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
72 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7960 |
0 |
0 |
T1 |
888255 |
70 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
52 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
72 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7960 |
0 |
0 |
T1 |
18127 |
70 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
52 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
72 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7756 |
0 |
0 |
T1 |
18127 |
78 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
52 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7840 |
0 |
0 |
T1 |
888255 |
78 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
52 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7829 |
0 |
0 |
T1 |
888255 |
78 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
52 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7829 |
0 |
0 |
T1 |
18127 |
78 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
52 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7521 |
0 |
0 |
T1 |
18127 |
64 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
81 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7603 |
0 |
0 |
T1 |
888255 |
64 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
81 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7593 |
0 |
0 |
T1 |
888255 |
64 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
81 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7593 |
0 |
0 |
T1 |
18127 |
64 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
81 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7681 |
0 |
0 |
T1 |
18127 |
73 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
66 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
91 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7766 |
0 |
0 |
T1 |
888255 |
73 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
66 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
91 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
7754 |
0 |
0 |
T1 |
888255 |
73 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
51 |
0 |
0 |
T7 |
464031 |
66 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
91 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
7754 |
0 |
0 |
T1 |
18127 |
73 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
51 |
0 |
0 |
T7 |
9280 |
66 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
91 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1908 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1992 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1982 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1982 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1861 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1939 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1929 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1929 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1863 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1943 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1933 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1933 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1852 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1928 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1919 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1919 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1939 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
2019 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
2010 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
2010 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1902 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1985 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1976 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1976 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1892 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1974 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1964 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1964 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1859 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1937 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T6,T7,T1 |
1 | 1 | Covered | T11,T75,T304 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T6,T7,T1 |
1 | 0 | Covered | T11,T75,T304 |
1 | 1 | Covered | T6,T7,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305081212 |
1925 |
0 |
0 |
T1 |
888255 |
5 |
0 |
0 |
T2 |
142388 |
13 |
0 |
0 |
T6 |
260001 |
1 |
0 |
0 |
T7 |
464031 |
2 |
0 |
0 |
T8 |
55678 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
214415 |
0 |
0 |
0 |
T15 |
234881 |
0 |
0 |
0 |
T19 |
57573 |
0 |
0 |
0 |
T20 |
71002 |
0 |
0 |
0 |
T21 |
54507 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8249720 |
1925 |
0 |
0 |
T1 |
18127 |
5 |
0 |
0 |
T2 |
35596 |
13 |
0 |
0 |
T6 |
5416 |
1 |
0 |
0 |
T7 |
9280 |
2 |
0 |
0 |
T8 |
696 |
0 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
875 |
0 |
0 |
0 |
T15 |
494 |
0 |
0 |
0 |
T19 |
719 |
0 |
0 |
0 |
T20 |
526 |
0 |
0 |
0 |
T21 |
681 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
0 |
11 |
0 |
0 |