Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T1,T3,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T3,T49 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
238752 |
0 |
0 |
T1 |
13866202 |
78 |
0 |
0 |
T2 |
7123446 |
34 |
0 |
0 |
T3 |
12686228 |
0 |
0 |
0 |
T4 |
8378726 |
0 |
0 |
0 |
T5 |
0 |
85 |
0 |
0 |
T6 |
0 |
80 |
0 |
0 |
T10 |
0 |
119 |
0 |
0 |
T11 |
0 |
24 |
0 |
0 |
T12 |
804018 |
0 |
0 |
0 |
T13 |
4161757 |
0 |
0 |
0 |
T14 |
841294 |
0 |
0 |
0 |
T15 |
10728104 |
119 |
0 |
0 |
T16 |
11433701 |
10 |
0 |
0 |
T17 |
9223920 |
34 |
0 |
0 |
T24 |
0 |
14 |
0 |
0 |
T26 |
635032 |
12 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T35 |
0 |
14 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |
T37 |
0 |
17 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T39 |
0 |
17 |
0 |
0 |
T40 |
0 |
16 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
242035 |
0 |
0 |
T1 |
14376017 |
78 |
0 |
0 |
T2 |
7320682 |
34 |
0 |
0 |
T3 |
12743823 |
0 |
0 |
0 |
T4 |
8631569 |
0 |
0 |
0 |
T5 |
0 |
85 |
0 |
0 |
T6 |
0 |
80 |
0 |
0 |
T10 |
0 |
119 |
0 |
0 |
T11 |
0 |
24 |
0 |
0 |
T12 |
827499 |
0 |
0 |
0 |
T13 |
4286809 |
0 |
0 |
0 |
T14 |
865866 |
0 |
0 |
0 |
T15 |
11004418 |
119 |
0 |
0 |
T16 |
11778717 |
10 |
0 |
0 |
T17 |
9481207 |
34 |
0 |
0 |
T24 |
0 |
14 |
0 |
0 |
T26 |
635032 |
12 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T35 |
0 |
14 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |
T37 |
0 |
17 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T39 |
0 |
17 |
0 |
0 |
T40 |
0 |
16 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T18,T297,T308 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T18,T297,T308 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
2051 |
0 |
0 |
T1 |
21977 |
7 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2151 |
0 |
0 |
T1 |
531792 |
7 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T18,T297,T308 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T18,T297,T308 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2141 |
0 |
0 |
T1 |
531792 |
7 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
2141 |
0 |
0 |
T1 |
21977 |
7 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T3,T49,T287 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T3,T49,T287 |
1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1057 |
0 |
0 |
T1 |
21977 |
2 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
2 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1156 |
0 |
0 |
T1 |
531792 |
2 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
2 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T3,T49,T287 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T3,T49,T287 |
1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1146 |
0 |
0 |
T1 |
531792 |
2 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
2 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1146 |
0 |
0 |
T1 |
21977 |
2 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
2 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T3,T49,T287 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T3,T49,T287 |
1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1063 |
0 |
0 |
T1 |
21977 |
2 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
2 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1162 |
0 |
0 |
T1 |
531792 |
2 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
2 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T3,T49,T287 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T3,T49,T287 |
1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1151 |
0 |
0 |
T1 |
531792 |
2 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
2 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1151 |
0 |
0 |
T1 |
21977 |
2 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
2 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T3,T49,T287 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T3,T49,T287 |
1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1046 |
0 |
0 |
T1 |
21977 |
2 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
2 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1141 |
0 |
0 |
T1 |
531792 |
2 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
2 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T3,T49,T287 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T3,T49,T287 |
1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1130 |
0 |
0 |
T1 |
531792 |
2 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
2 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1130 |
0 |
0 |
T1 |
21977 |
2 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
2 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T24 |
1 | 0 | Covered | T1,T3,T24 |
1 | 1 | Covered | T1,T3,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T24 |
1 | 0 | Covered | T1,T3,T24 |
1 | 1 | Covered | T1,T3,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1073 |
0 |
0 |
T1 |
21977 |
2 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
2 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T64 |
0 |
6 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1168 |
0 |
0 |
T1 |
531792 |
2 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
2 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T64 |
0 |
6 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T24 |
1 | 0 | Covered | T1,T3,T24 |
1 | 1 | Covered | T1,T3,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T3,T24 |
1 | 0 | Covered | T1,T3,T24 |
1 | 1 | Covered | T1,T3,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1158 |
0 |
0 |
T1 |
531792 |
2 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
2 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T64 |
0 |
6 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1158 |
0 |
0 |
T1 |
21977 |
2 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
2 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T64 |
0 |
6 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T10,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1096 |
0 |
0 |
T1 |
21977 |
13 |
0 |
0 |
T2 |
9174 |
1 |
0 |
0 |
T3 |
160979 |
1 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T10 |
0 |
8 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1196 |
0 |
0 |
T1 |
531792 |
13 |
0 |
0 |
T2 |
206410 |
1 |
0 |
0 |
T3 |
218574 |
1 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T10 |
0 |
8 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T25,T24 |
1 | 0 | Covered | T1,T25,T24 |
1 | 1 | Covered | T1,T25,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T25,T24 |
1 | 0 | Covered | T1,T25,T24 |
1 | 1 | Covered | T1,T25,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
3018 |
0 |
0 |
T1 |
21977 |
20 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
60 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
3115 |
0 |
0 |
T1 |
531792 |
20 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
60 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T25,T24 |
1 | 0 | Covered | T1,T25,T24 |
1 | 1 | Covered | T1,T25,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T25,T24 |
1 | 0 | Covered | T1,T25,T24 |
1 | 1 | Covered | T1,T25,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
3105 |
0 |
0 |
T1 |
531792 |
20 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
60 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
3105 |
0 |
0 |
T1 |
21977 |
20 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
60 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T4,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T4,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
6746 |
0 |
0 |
T1 |
21977 |
41 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
20 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
20 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
123 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
6846 |
0 |
0 |
T1 |
531792 |
41 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
20 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
20 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
123 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T4,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T4,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
6831 |
0 |
0 |
T1 |
531792 |
41 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
20 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
20 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
123 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
6831 |
0 |
0 |
T1 |
21977 |
41 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
20 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
20 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
123 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T4,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7942 |
0 |
0 |
T1 |
21977 |
49 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
20 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
20 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
8043 |
0 |
0 |
T1 |
531792 |
49 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
20 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
20 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T4,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
8027 |
0 |
0 |
T1 |
531792 |
49 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
20 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
20 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
8027 |
0 |
0 |
T1 |
21977 |
49 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
20 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
20 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T4,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T4,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
6641 |
0 |
0 |
T1 |
21977 |
40 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
20 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
20 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
120 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
6743 |
0 |
0 |
T1 |
531792 |
40 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
20 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
20 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
120 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T4,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T4,T13 |
1 | 0 | Covered | T1,T4,T13 |
1 | 1 | Covered | T1,T4,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
6727 |
0 |
0 |
T1 |
531792 |
40 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
20 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
20 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
120 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
6727 |
0 |
0 |
T1 |
21977 |
40 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
20 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
20 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
120 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T7,T8 |
1 | 0 | Covered | T1,T7,T8 |
1 | 1 | Covered | T43,T44,T297 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T7,T8 |
1 | 0 | Covered | T43,T44,T297 |
1 | 1 | Covered | T1,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1072 |
0 |
0 |
T1 |
21977 |
1 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T43 |
0 |
28 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1169 |
0 |
0 |
T1 |
531792 |
1 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T43 |
0 |
28 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T7,T8 |
1 | 0 | Covered | T1,T7,T8 |
1 | 1 | Covered | T43,T44,T297 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T7,T8 |
1 | 0 | Covered | T43,T44,T297 |
1 | 1 | Covered | T1,T7,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1159 |
0 |
0 |
T1 |
531792 |
1 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T43 |
0 |
28 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1159 |
0 |
0 |
T1 |
21977 |
1 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T43 |
0 |
28 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
2056 |
0 |
0 |
T1 |
21977 |
8 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2149 |
0 |
0 |
T1 |
531792 |
8 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2139 |
0 |
0 |
T1 |
531792 |
8 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
2139 |
0 |
0 |
T1 |
21977 |
8 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T16,T26 |
1 | 0 | Covered | T1,T16,T26 |
1 | 1 | Covered | T1,T16,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T16,T26 |
1 | 0 | Covered | T1,T16,T26 |
1 | 1 | Covered | T1,T16,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1393 |
0 |
0 |
T1 |
21977 |
4 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
3 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1491 |
0 |
0 |
T1 |
531792 |
4 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
3 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T16,T26 |
1 | 0 | Covered | T1,T16,T26 |
1 | 1 | Covered | T1,T16,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T16,T26 |
1 | 0 | Covered | T1,T16,T26 |
1 | 1 | Covered | T1,T16,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1482 |
0 |
0 |
T1 |
531792 |
4 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
3 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1482 |
0 |
0 |
T1 |
21977 |
4 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
3 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T16,T26 |
1 | 0 | Covered | T1,T16,T26 |
1 | 1 | Covered | T1,T16,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T16,T26 |
1 | 0 | Covered | T1,T16,T26 |
1 | 1 | Covered | T1,T16,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1231 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
2 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1323 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
2 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T16,T26 |
1 | 0 | Covered | T1,T16,T26 |
1 | 1 | Covered | T1,T16,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T16,T26 |
1 | 0 | Covered | T1,T16,T26 |
1 | 1 | Covered | T1,T16,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1313 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
0 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
0 |
0 |
0 |
T16 |
345735 |
2 |
0 |
0 |
T17 |
268234 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1313 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
0 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
0 |
0 |
0 |
T16 |
719 |
2 |
0 |
0 |
T17 |
10947 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7355 |
0 |
0 |
T2 |
9174 |
85 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
71 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
90 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
81 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
59 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7451 |
0 |
0 |
T2 |
206410 |
85 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
71 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
90 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
81 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
59 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7441 |
0 |
0 |
T2 |
206410 |
85 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
71 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
90 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
81 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
59 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7441 |
0 |
0 |
T2 |
9174 |
85 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
71 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
90 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
81 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
62 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
59 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7144 |
0 |
0 |
T2 |
9174 |
56 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
67 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
78 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
72 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7243 |
0 |
0 |
T2 |
206410 |
56 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
68 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
78 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
72 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
73 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7233 |
0 |
0 |
T2 |
206410 |
56 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
68 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
78 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
72 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
73 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7233 |
0 |
0 |
T2 |
9174 |
56 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
68 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
78 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
72 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
73 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7260 |
0 |
0 |
T2 |
9174 |
81 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
84 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
66 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
60 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
86 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7358 |
0 |
0 |
T2 |
206410 |
81 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
84 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
66 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
60 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
73 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7348 |
0 |
0 |
T2 |
206410 |
81 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
84 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
66 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
60 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
73 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
86 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7348 |
0 |
0 |
T2 |
9174 |
81 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
84 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
66 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
60 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
73 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7319 |
0 |
0 |
T2 |
9174 |
77 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
95 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
66 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
69 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
58 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
86 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7416 |
0 |
0 |
T2 |
206410 |
77 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
95 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
66 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
69 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
59 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7406 |
0 |
0 |
T2 |
206410 |
77 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
95 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
66 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
69 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
59 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
86 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7406 |
0 |
0 |
T2 |
9174 |
77 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
95 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
66 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
69 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
59 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
T62 |
0 |
51 |
0 |
0 |
T63 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1314 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1409 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1398 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1398 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1320 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1412 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1403 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1403 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1279 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1372 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1361 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1361 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1327 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1420 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T15,T17 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T2,T15,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1410 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T26 |
78723 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1410 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T26 |
656 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
8020 |
0 |
0 |
T1 |
21977 |
7 |
0 |
0 |
T2 |
9174 |
85 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
71 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
90 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
81 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
8115 |
0 |
0 |
T1 |
531792 |
7 |
0 |
0 |
T2 |
206410 |
85 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
71 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
90 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
81 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
8104 |
0 |
0 |
T1 |
531792 |
7 |
0 |
0 |
T2 |
206410 |
85 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
71 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
90 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
81 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
8104 |
0 |
0 |
T1 |
21977 |
7 |
0 |
0 |
T2 |
9174 |
85 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
71 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
90 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
81 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7712 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
56 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
67 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
78 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
72 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7809 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
56 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
68 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
78 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
72 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7801 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
56 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
68 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
78 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
72 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7801 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
56 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
68 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
78 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
72 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7807 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
81 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
84 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
66 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
60 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7906 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
81 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
84 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
66 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
60 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7895 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
81 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
84 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
66 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
60 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7895 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
81 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
84 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
66 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
60 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7870 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
77 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
95 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
66 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
69 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7969 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
77 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
95 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
66 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
69 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T2,T15,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T2,T15,T17 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
7959 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
77 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
95 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
66 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
69 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
7959 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
77 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
95 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
94 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
66 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
69 |
0 |
0 |
T37 |
0 |
51 |
0 |
0 |
T39 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1972 |
0 |
0 |
T1 |
21977 |
7 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2065 |
0 |
0 |
T1 |
531792 |
7 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2054 |
0 |
0 |
T1 |
531792 |
7 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
2054 |
0 |
0 |
T1 |
21977 |
7 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1903 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1998 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1989 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1989 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1902 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1995 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1985 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1985 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1876 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1971 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1961 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1961 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1978 |
0 |
0 |
T1 |
21977 |
7 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2076 |
0 |
0 |
T1 |
531792 |
7 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2066 |
0 |
0 |
T1 |
531792 |
7 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
2066 |
0 |
0 |
T1 |
21977 |
7 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1875 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1970 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1958 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1958 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1873 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1971 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
1960 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1960 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
1917 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2012 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T1,T2,T15 |
1 | 1 | Covered | T43,T44,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T15 |
1 | 0 | Covered | T43,T44,T18 |
1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067111485 |
2003 |
0 |
0 |
T1 |
531792 |
3 |
0 |
0 |
T2 |
206410 |
2 |
0 |
0 |
T3 |
218574 |
0 |
0 |
0 |
T4 |
253364 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
23916 |
0 |
0 |
0 |
T13 |
125575 |
0 |
0 |
0 |
T14 |
25026 |
0 |
0 |
0 |
T15 |
300340 |
7 |
0 |
0 |
T16 |
345735 |
0 |
0 |
0 |
T17 |
268234 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9831016 |
2003 |
0 |
0 |
T1 |
21977 |
3 |
0 |
0 |
T2 |
9174 |
2 |
0 |
0 |
T3 |
160979 |
0 |
0 |
0 |
T4 |
521 |
0 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
435 |
0 |
0 |
0 |
T13 |
523 |
0 |
0 |
0 |
T14 |
454 |
0 |
0 |
0 |
T15 |
24026 |
7 |
0 |
0 |
T16 |
719 |
0 |
0 |
0 |
T17 |
10947 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |