Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T5,T13 |
1 | 1 | Covered | T21,T49,T50 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T21,T49,T50 |
1 | 1 | Covered | T1,T5,T13 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
226350 |
0 |
0 |
T1 |
4953510 |
238 |
0 |
0 |
T2 |
1889238 |
0 |
0 |
0 |
T3 |
21150792 |
68 |
0 |
0 |
T5 |
18157718 |
17 |
0 |
0 |
T6 |
20801326 |
85 |
0 |
0 |
T7 |
657155 |
144 |
0 |
0 |
T8 |
1249098 |
272 |
0 |
0 |
T10 |
0 |
112 |
0 |
0 |
T13 |
521893 |
0 |
0 |
0 |
T14 |
9259501 |
0 |
0 |
0 |
T15 |
17104479 |
68 |
0 |
0 |
T16 |
1393950 |
0 |
0 |
0 |
T17 |
16891862 |
34 |
0 |
0 |
T21 |
1808075 |
159 |
0 |
0 |
T23 |
0 |
16 |
0 |
0 |
T24 |
1209835 |
0 |
0 |
0 |
T25 |
1237275 |
0 |
0 |
0 |
T26 |
183499 |
0 |
0 |
0 |
T28 |
63076 |
14 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T38 |
0 |
32 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T42 |
0 |
16 |
0 |
0 |
T43 |
0 |
34 |
0 |
0 |
T44 |
0 |
18 |
0 |
0 |
T45 |
1239705 |
0 |
0 |
0 |
T46 |
202962 |
0 |
0 |
0 |
T47 |
52416 |
0 |
0 |
0 |
T48 |
16836 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
229670 |
0 |
0 |
T1 |
4953510 |
238 |
0 |
0 |
T2 |
1889238 |
0 |
0 |
0 |
T3 |
21150792 |
68 |
0 |
0 |
T5 |
18157718 |
17 |
0 |
0 |
T6 |
20801326 |
85 |
0 |
0 |
T7 |
657155 |
144 |
0 |
0 |
T8 |
1249098 |
272 |
0 |
0 |
T10 |
0 |
112 |
0 |
0 |
T13 |
521893 |
0 |
0 |
0 |
T14 |
9259501 |
0 |
0 |
0 |
T15 |
17104479 |
68 |
0 |
0 |
T16 |
1393950 |
0 |
0 |
0 |
T17 |
16891862 |
34 |
0 |
0 |
T21 |
1808075 |
159 |
0 |
0 |
T23 |
0 |
16 |
0 |
0 |
T24 |
1209835 |
0 |
0 |
0 |
T25 |
1237275 |
0 |
0 |
0 |
T26 |
123176 |
0 |
0 |
0 |
T28 |
63076 |
14 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T38 |
0 |
32 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T42 |
0 |
16 |
0 |
0 |
T43 |
0 |
34 |
0 |
0 |
T44 |
0 |
18 |
0 |
0 |
T45 |
1239705 |
0 |
0 |
0 |
T46 |
202962 |
0 |
0 |
0 |
T47 |
52416 |
0 |
0 |
0 |
T48 |
421 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T5,T13 |
1 | 1 | Covered | T18,T19,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T18,T19,T20 |
1 | 1 | Covered | T1,T5,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1991 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T13 |
630 |
1 |
0 |
0 |
T14 |
828 |
1 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
2087 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T13 |
22061 |
1 |
0 |
0 |
T14 |
401759 |
1 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T5,T13 |
1 | 1 | Covered | T18,T19,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T18,T19,T20 |
1 | 1 | Covered | T1,T5,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
2074 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T13 |
22061 |
1 |
0 |
0 |
T14 |
401759 |
1 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
2074 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T13 |
630 |
1 |
0 |
0 |
T14 |
828 |
1 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T21,T12,T22 |
1 | 1 | Covered | T49,T50,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T49,T50,T60 |
1 | 1 | Covered | T21,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1034 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
7102 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1130 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
354513 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T21,T12,T22 |
1 | 1 | Covered | T49,T50,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T49,T50,T60 |
1 | 1 | Covered | T21,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1120 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
354513 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1120 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
7102 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T21,T12,T22 |
1 | 1 | Covered | T49,T50,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T49,T50,T60 |
1 | 1 | Covered | T21,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1069 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
7102 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1167 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
354513 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T21,T12,T22 |
1 | 1 | Covered | T49,T50,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T49,T50,T60 |
1 | 1 | Covered | T21,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1155 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
354513 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1155 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
7102 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T21,T12,T22 |
1 | 1 | Covered | T49,T50,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T49,T50,T60 |
1 | 1 | Covered | T21,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1010 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
7102 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1109 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
354513 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T21,T12,T22 |
1 | 1 | Covered | T49,T50,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T12,T22 |
1 | 0 | Covered | T49,T50,T60 |
1 | 1 | Covered | T21,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1097 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
354513 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1097 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
7102 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Covered | T21,T22,T23 |
1 | 1 | Covered | T21,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Covered | T21,T22,T23 |
1 | 1 | Covered | T21,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1039 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T21 |
7102 |
4 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1137 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T21 |
354513 |
4 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Covered | T21,T22,T23 |
1 | 1 | Covered | T21,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Covered | T21,T22,T23 |
1 | 1 | Covered | T21,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1124 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T21 |
354513 |
4 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1124 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T21 |
7102 |
4 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T3,T10,T50 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T3,T10,T50 |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1149 |
0 |
0 |
T1 |
36814 |
5 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
7 |
0 |
0 |
T5 |
6265 |
0 |
0 |
0 |
T6 |
16495 |
4 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T8 |
0 |
16 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
0 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1249 |
0 |
0 |
T1 |
178556 |
5 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
7 |
0 |
0 |
T5 |
783201 |
0 |
0 |
0 |
T6 |
783556 |
4 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T8 |
0 |
16 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
0 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T16,T24,T25 |
1 | 0 | Covered | T16,T24,T25 |
1 | 1 | Covered | T16,T24,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T16,T24,T25 |
1 | 0 | Covered | T16,T24,T25 |
1 | 1 | Covered | T16,T24,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
2701 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
0 |
0 |
0 |
T6 |
16495 |
0 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
502 |
20 |
0 |
0 |
T17 |
9843 |
0 |
0 |
0 |
T21 |
7102 |
0 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T24 |
492 |
20 |
0 |
0 |
T25 |
493 |
20 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T45 |
494 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
2795 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
0 |
0 |
0 |
T6 |
783556 |
0 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
55256 |
20 |
0 |
0 |
T17 |
639844 |
0 |
0 |
0 |
T21 |
354513 |
0 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T24 |
241475 |
20 |
0 |
0 |
T25 |
246962 |
20 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T45 |
247447 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T16,T24,T25 |
1 | 0 | Covered | T16,T24,T25 |
1 | 1 | Covered | T16,T24,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T16,T24,T25 |
1 | 0 | Covered | T16,T24,T25 |
1 | 1 | Covered | T16,T24,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
2786 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
0 |
0 |
0 |
T6 |
783556 |
0 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
55256 |
20 |
0 |
0 |
T17 |
639844 |
0 |
0 |
0 |
T21 |
354513 |
0 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T24 |
241475 |
20 |
0 |
0 |
T25 |
246962 |
20 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T45 |
247447 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
2786 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
0 |
0 |
0 |
T6 |
16495 |
0 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
502 |
20 |
0 |
0 |
T17 |
9843 |
0 |
0 |
0 |
T21 |
7102 |
0 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T24 |
492 |
20 |
0 |
0 |
T25 |
493 |
20 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T45 |
494 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T16,T24,T25 |
1 | 0 | Covered | T16,T24,T25 |
1 | 1 | Covered | T26,T27,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T16,T24,T25 |
1 | 0 | Covered | T26,T27,T10 |
1 | 1 | Covered | T16,T24,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
5934 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
0 |
0 |
0 |
T6 |
16495 |
0 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T11 |
0 |
21 |
0 |
0 |
T12 |
0 |
41 |
0 |
0 |
T16 |
502 |
1 |
0 |
0 |
T17 |
9843 |
0 |
0 |
0 |
T21 |
7102 |
0 |
0 |
0 |
T24 |
492 |
1 |
0 |
0 |
T25 |
493 |
1 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T45 |
494 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
6041 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
0 |
0 |
0 |
T6 |
783556 |
0 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T11 |
0 |
21 |
0 |
0 |
T12 |
0 |
41 |
0 |
0 |
T16 |
55256 |
1 |
0 |
0 |
T17 |
639844 |
0 |
0 |
0 |
T21 |
354513 |
0 |
0 |
0 |
T24 |
241475 |
1 |
0 |
0 |
T25 |
246962 |
1 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T45 |
247447 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T16,T24,T25 |
1 | 0 | Covered | T16,T24,T25 |
1 | 1 | Covered | T26,T27,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T16,T24,T25 |
1 | 0 | Covered | T26,T27,T10 |
1 | 1 | Covered | T16,T24,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
6025 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
0 |
0 |
0 |
T6 |
783556 |
0 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T11 |
0 |
21 |
0 |
0 |
T12 |
0 |
41 |
0 |
0 |
T16 |
55256 |
1 |
0 |
0 |
T17 |
639844 |
0 |
0 |
0 |
T21 |
354513 |
0 |
0 |
0 |
T24 |
241475 |
1 |
0 |
0 |
T25 |
246962 |
1 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T45 |
247447 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
6025 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
0 |
0 |
0 |
T6 |
16495 |
0 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T11 |
0 |
21 |
0 |
0 |
T12 |
0 |
41 |
0 |
0 |
T16 |
502 |
1 |
0 |
0 |
T17 |
9843 |
0 |
0 |
0 |
T21 |
7102 |
0 |
0 |
0 |
T24 |
492 |
1 |
0 |
0 |
T25 |
493 |
1 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T45 |
494 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T5,T13 |
1 | 1 | Covered | T26,T27,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T26,T27,T10 |
1 | 1 | Covered | T1,T5,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7047 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
1 |
0 |
0 |
T14 |
828 |
1 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
1 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7152 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
1 |
0 |
0 |
T14 |
401759 |
1 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
1 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T5,T13 |
1 | 1 | Covered | T26,T27,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T26,T27,T10 |
1 | 1 | Covered | T1,T5,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7130 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
1 |
0 |
0 |
T14 |
401759 |
1 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
1 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7130 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
1 |
0 |
0 |
T14 |
828 |
1 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
1 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T26,T27,T10 |
1 | 0 | Covered | T26,T27,T10 |
1 | 1 | Covered | T26,T27,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T26,T27,T10 |
1 | 0 | Covered | T26,T27,T10 |
1 | 1 | Covered | T26,T27,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
5839 |
0 |
0 |
T9 |
547 |
0 |
0 |
0 |
T10 |
21225 |
40 |
0 |
0 |
T11 |
66940 |
20 |
0 |
0 |
T12 |
3688 |
40 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T26 |
506 |
20 |
0 |
0 |
T27 |
504 |
20 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T48 |
421 |
0 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
423 |
0 |
0 |
0 |
T56 |
820 |
0 |
0 |
0 |
T57 |
409 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
5940 |
0 |
0 |
T9 |
220201 |
0 |
0 |
0 |
T10 |
244100 |
40 |
0 |
0 |
T11 |
93752 |
20 |
0 |
0 |
T12 |
395044 |
40 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T26 |
60829 |
20 |
0 |
0 |
T27 |
123551 |
20 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T48 |
16836 |
0 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
105754 |
0 |
0 |
0 |
T56 |
410554 |
0 |
0 |
0 |
T57 |
49109 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T26,T27,T10 |
1 | 0 | Covered | T26,T27,T10 |
1 | 1 | Covered | T26,T27,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T26,T27,T10 |
1 | 0 | Covered | T26,T27,T10 |
1 | 1 | Covered | T26,T27,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
5923 |
0 |
0 |
T9 |
220201 |
0 |
0 |
0 |
T10 |
244100 |
40 |
0 |
0 |
T11 |
93752 |
20 |
0 |
0 |
T12 |
395044 |
40 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T26 |
60829 |
20 |
0 |
0 |
T27 |
123551 |
20 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T48 |
16836 |
0 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
105754 |
0 |
0 |
0 |
T56 |
410554 |
0 |
0 |
0 |
T57 |
49109 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
5923 |
0 |
0 |
T9 |
547 |
0 |
0 |
0 |
T10 |
21225 |
40 |
0 |
0 |
T11 |
66940 |
20 |
0 |
0 |
T12 |
3688 |
40 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T26 |
506 |
20 |
0 |
0 |
T27 |
504 |
20 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T48 |
421 |
0 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
423 |
0 |
0 |
0 |
T56 |
820 |
0 |
0 |
0 |
T57 |
409 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T2,T21,T9 |
1 | 0 | Covered | T2,T21,T9 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T2,T21,T9 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T2,T21,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1080 |
0 |
0 |
T2 |
1117 |
1 |
0 |
0 |
T3 |
33204 |
0 |
0 |
0 |
T6 |
16495 |
0 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T17 |
9843 |
0 |
0 |
0 |
T21 |
7102 |
28 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1175 |
0 |
0 |
T2 |
71546 |
1 |
0 |
0 |
T3 |
780288 |
0 |
0 |
0 |
T6 |
783556 |
0 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T17 |
639844 |
0 |
0 |
0 |
T21 |
354513 |
28 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T2,T21,T9 |
1 | 0 | Covered | T2,T21,T9 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T2,T21,T9 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T2,T21,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1163 |
0 |
0 |
T2 |
71546 |
1 |
0 |
0 |
T3 |
780288 |
0 |
0 |
0 |
T6 |
783556 |
0 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T17 |
639844 |
0 |
0 |
0 |
T21 |
354513 |
28 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1163 |
0 |
0 |
T2 |
1117 |
1 |
0 |
0 |
T3 |
33204 |
0 |
0 |
0 |
T6 |
16495 |
0 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T17 |
9843 |
0 |
0 |
0 |
T21 |
7102 |
28 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
2010 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
1 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
2104 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
1 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
2093 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
1 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
2093 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
1 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T28,T23 |
1 | 0 | Covered | T21,T28,T23 |
1 | 1 | Covered | T21,T28,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T28,T23 |
1 | 0 | Covered | T21,T28,T23 |
1 | 1 | Covered | T21,T28,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1401 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T21 |
7102 |
2 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
4 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
0 |
11 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1497 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T21 |
354513 |
2 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
4 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
0 |
11 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T28,T23 |
1 | 0 | Covered | T21,T28,T23 |
1 | 1 | Covered | T21,T28,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T28,T23 |
1 | 0 | Covered | T21,T28,T23 |
1 | 1 | Covered | T21,T28,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1488 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T21 |
354513 |
2 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
4 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
0 |
11 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1488 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T21 |
7102 |
2 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
4 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
0 |
11 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T28,T23 |
1 | 0 | Covered | T21,T28,T23 |
1 | 1 | Covered | T28,T23,T40 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T28,T23 |
1 | 0 | Covered | T28,T23,T40 |
1 | 1 | Covered | T21,T28,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1229 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T21 |
7102 |
1 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1326 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T21 |
354513 |
1 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T28,T23 |
1 | 0 | Covered | T21,T28,T23 |
1 | 1 | Covered | T28,T23,T40 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T21,T28,T23 |
1 | 0 | Covered | T28,T23,T40 |
1 | 1 | Covered | T21,T28,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1316 |
0 |
0 |
T7 |
108965 |
0 |
0 |
0 |
T8 |
378515 |
0 |
0 |
0 |
T21 |
354513 |
1 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
241475 |
0 |
0 |
0 |
T25 |
246962 |
0 |
0 |
0 |
T26 |
60829 |
0 |
0 |
0 |
T28 |
30769 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
247447 |
0 |
0 |
0 |
T46 |
101078 |
0 |
0 |
0 |
T47 |
25779 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1316 |
0 |
0 |
T7 |
22466 |
0 |
0 |
0 |
T8 |
37851 |
0 |
0 |
0 |
T21 |
7102 |
1 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
492 |
0 |
0 |
0 |
T25 |
493 |
0 |
0 |
0 |
T26 |
506 |
0 |
0 |
0 |
T28 |
769 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
494 |
0 |
0 |
0 |
T46 |
403 |
0 |
0 |
0 |
T47 |
429 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
6994 |
0 |
0 |
T1 |
36814 |
81 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
74 |
0 |
0 |
T5 |
6265 |
67 |
0 |
0 |
T6 |
16495 |
72 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
54 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
87 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
69 |
0 |
0 |
T39 |
0 |
88 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7094 |
0 |
0 |
T1 |
178556 |
81 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
74 |
0 |
0 |
T5 |
783201 |
67 |
0 |
0 |
T6 |
783556 |
72 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
54 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
87 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
69 |
0 |
0 |
T39 |
0 |
88 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7082 |
0 |
0 |
T1 |
178556 |
81 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
74 |
0 |
0 |
T5 |
783201 |
67 |
0 |
0 |
T6 |
783556 |
72 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
54 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
87 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
69 |
0 |
0 |
T39 |
0 |
88 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7082 |
0 |
0 |
T1 |
36814 |
81 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
74 |
0 |
0 |
T5 |
6265 |
67 |
0 |
0 |
T6 |
16495 |
72 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
54 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
87 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
69 |
0 |
0 |
T39 |
0 |
88 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
6774 |
0 |
0 |
T1 |
36814 |
91 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
61 |
0 |
0 |
T5 |
6265 |
64 |
0 |
0 |
T6 |
16495 |
62 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
78 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
70 |
0 |
0 |
T39 |
0 |
68 |
0 |
0 |
T59 |
0 |
58 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
6871 |
0 |
0 |
T1 |
178556 |
91 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
61 |
0 |
0 |
T5 |
783201 |
64 |
0 |
0 |
T6 |
783556 |
62 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
78 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
70 |
0 |
0 |
T39 |
0 |
68 |
0 |
0 |
T59 |
0 |
58 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
6861 |
0 |
0 |
T1 |
178556 |
91 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
61 |
0 |
0 |
T5 |
783201 |
64 |
0 |
0 |
T6 |
783556 |
62 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
78 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
70 |
0 |
0 |
T39 |
0 |
68 |
0 |
0 |
T59 |
0 |
58 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
6861 |
0 |
0 |
T1 |
36814 |
91 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
61 |
0 |
0 |
T5 |
6265 |
64 |
0 |
0 |
T6 |
16495 |
62 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
78 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
70 |
0 |
0 |
T39 |
0 |
68 |
0 |
0 |
T59 |
0 |
58 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
6930 |
0 |
0 |
T1 |
36814 |
90 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
65 |
0 |
0 |
T5 |
6265 |
85 |
0 |
0 |
T6 |
16495 |
76 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
60 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
83 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
T59 |
0 |
70 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7027 |
0 |
0 |
T1 |
178556 |
90 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
65 |
0 |
0 |
T5 |
783201 |
85 |
0 |
0 |
T6 |
783556 |
76 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
60 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
83 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
T59 |
0 |
70 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7016 |
0 |
0 |
T1 |
178556 |
90 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
65 |
0 |
0 |
T5 |
783201 |
85 |
0 |
0 |
T6 |
783556 |
76 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
60 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
83 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
T59 |
0 |
70 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7016 |
0 |
0 |
T1 |
36814 |
90 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
65 |
0 |
0 |
T5 |
6265 |
85 |
0 |
0 |
T6 |
16495 |
76 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
60 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
83 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
T59 |
0 |
70 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
6953 |
0 |
0 |
T1 |
36814 |
82 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
65 |
0 |
0 |
T5 |
6265 |
67 |
0 |
0 |
T6 |
16495 |
87 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
75 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
70 |
0 |
0 |
T39 |
0 |
78 |
0 |
0 |
T59 |
0 |
58 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7051 |
0 |
0 |
T1 |
178556 |
82 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
65 |
0 |
0 |
T5 |
783201 |
67 |
0 |
0 |
T6 |
783556 |
87 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
75 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
70 |
0 |
0 |
T39 |
0 |
78 |
0 |
0 |
T59 |
0 |
58 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7039 |
0 |
0 |
T1 |
178556 |
82 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
65 |
0 |
0 |
T5 |
783201 |
67 |
0 |
0 |
T6 |
783556 |
87 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
75 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
70 |
0 |
0 |
T39 |
0 |
78 |
0 |
0 |
T59 |
0 |
58 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7039 |
0 |
0 |
T1 |
36814 |
82 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
65 |
0 |
0 |
T5 |
6265 |
67 |
0 |
0 |
T6 |
16495 |
87 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
75 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T31 |
0 |
70 |
0 |
0 |
T39 |
0 |
78 |
0 |
0 |
T59 |
0 |
58 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1246 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1344 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1334 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1334 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1246 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1342 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1333 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1333 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1231 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1331 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1319 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1319 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1265 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1360 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1350 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1350 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7698 |
0 |
0 |
T1 |
36814 |
81 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
74 |
0 |
0 |
T5 |
6265 |
67 |
0 |
0 |
T6 |
16495 |
72 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
54 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
87 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7798 |
0 |
0 |
T1 |
178556 |
81 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
74 |
0 |
0 |
T5 |
783201 |
67 |
0 |
0 |
T6 |
783556 |
72 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
54 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
87 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7786 |
0 |
0 |
T1 |
178556 |
81 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
74 |
0 |
0 |
T5 |
783201 |
67 |
0 |
0 |
T6 |
783556 |
72 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
54 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
87 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7786 |
0 |
0 |
T1 |
36814 |
81 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
74 |
0 |
0 |
T5 |
6265 |
67 |
0 |
0 |
T6 |
16495 |
72 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
54 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
87 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7418 |
0 |
0 |
T1 |
36814 |
91 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
61 |
0 |
0 |
T5 |
6265 |
64 |
0 |
0 |
T6 |
16495 |
62 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
78 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7512 |
0 |
0 |
T1 |
178556 |
91 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
61 |
0 |
0 |
T5 |
783201 |
64 |
0 |
0 |
T6 |
783556 |
62 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
78 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7504 |
0 |
0 |
T1 |
178556 |
91 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
61 |
0 |
0 |
T5 |
783201 |
64 |
0 |
0 |
T6 |
783556 |
62 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
78 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7504 |
0 |
0 |
T1 |
36814 |
91 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
61 |
0 |
0 |
T5 |
6265 |
64 |
0 |
0 |
T6 |
16495 |
62 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
78 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7531 |
0 |
0 |
T1 |
36814 |
90 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
65 |
0 |
0 |
T5 |
6265 |
85 |
0 |
0 |
T6 |
16495 |
76 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
60 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7628 |
0 |
0 |
T1 |
178556 |
90 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
65 |
0 |
0 |
T5 |
783201 |
85 |
0 |
0 |
T6 |
783556 |
76 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
60 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7616 |
0 |
0 |
T1 |
178556 |
90 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
65 |
0 |
0 |
T5 |
783201 |
85 |
0 |
0 |
T6 |
783556 |
76 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
60 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7616 |
0 |
0 |
T1 |
36814 |
90 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
65 |
0 |
0 |
T5 |
6265 |
85 |
0 |
0 |
T6 |
16495 |
76 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
60 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7605 |
0 |
0 |
T1 |
36814 |
82 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
65 |
0 |
0 |
T5 |
6265 |
67 |
0 |
0 |
T6 |
16495 |
87 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
75 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7705 |
0 |
0 |
T1 |
178556 |
82 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
65 |
0 |
0 |
T5 |
783201 |
67 |
0 |
0 |
T6 |
783556 |
87 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
75 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
7692 |
0 |
0 |
T1 |
178556 |
82 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
65 |
0 |
0 |
T5 |
783201 |
67 |
0 |
0 |
T6 |
783556 |
87 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
83 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
75 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
7692 |
0 |
0 |
T1 |
36814 |
82 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
65 |
0 |
0 |
T5 |
6265 |
67 |
0 |
0 |
T6 |
16495 |
87 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
83 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
75 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1904 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
2001 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1989 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1989 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1859 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1955 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1943 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1943 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1864 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1959 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1949 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1949 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1865 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1960 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1947 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1947 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1907 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
2007 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1995 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1995 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1848 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1946 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1934 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1934 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1836 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1931 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1918 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1918 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1829 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1925 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T1,T5,T15 |
1 | 1 | Covered | T21,T63,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T5,T15 |
1 | 0 | Covered | T21,T63,T18 |
1 | 1 | Covered | T1,T5,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1229409558 |
1913 |
0 |
0 |
T1 |
178556 |
14 |
0 |
0 |
T2 |
71546 |
0 |
0 |
0 |
T3 |
780288 |
4 |
0 |
0 |
T5 |
783201 |
1 |
0 |
0 |
T6 |
783556 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
22061 |
0 |
0 |
0 |
T14 |
401759 |
0 |
0 |
0 |
T15 |
713927 |
4 |
0 |
0 |
T16 |
55256 |
0 |
0 |
0 |
T17 |
639844 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6730160 |
1913 |
0 |
0 |
T1 |
36814 |
14 |
0 |
0 |
T2 |
1117 |
0 |
0 |
0 |
T3 |
33204 |
4 |
0 |
0 |
T5 |
6265 |
1 |
0 |
0 |
T6 |
16495 |
5 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
630 |
0 |
0 |
0 |
T14 |
828 |
0 |
0 |
0 |
T15 |
29746 |
4 |
0 |
0 |
T16 |
502 |
0 |
0 |
0 |
T17 |
9843 |
2 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |