dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.66 97.83 90.48 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.66 97.83 90.48 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T5,T2
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT12,T34,T35

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT12,T34,T35

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT12,T34,T35

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT7,T12,T38
10CoveredT1,T4,T5
11CoveredT12,T34,T35

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT12,T34,T35
01CoveredT158,T121
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT12,T34,T35
01CoveredT35,T159,T144
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT12,T34,T35
1-CoveredT35,T159,T144

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T12,T34,T35
DetectSt 168 Covered T12,T34,T35
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T12,T34,T35


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T12,T34,T35
DebounceSt->IdleSt 163 Covered T73,T74,T145
DetectSt->IdleSt 186 Covered T158,T121
DetectSt->StableSt 191 Covered T12,T34,T35
IdleSt->DebounceSt 148 Covered T12,T34,T35
StableSt->IdleSt 206 Covered T34,T35,T159



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T12,T34,T35
0 1 Covered T12,T34,T35
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T12,T34,T35
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T12,T34,T35
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T73,T74
DebounceSt - 0 1 1 - - - Covered T12,T34,T35
DebounceSt - 0 1 0 - - - Covered T145,T158
DebounceSt - 0 0 - - - - Covered T12,T34,T35
DetectSt - - - - 1 - - Covered T158,T121
DetectSt - - - - 0 1 - Covered T12,T34,T35
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T35,T159,T144
StableSt - - - - - - 0 Covered T12,T34,T35
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7040575 72 0 0
CntIncr_A 7040575 1922 0 0
CntNoWrap_A 7040575 6362861 0 0
DetectStDropOut_A 7040575 2 0 0
DetectedOut_A 7040575 2796 0 0
DetectedPulseOut_A 7040575 32 0 0
DisabledIdleSt_A 7040575 6253308 0 0
DisabledNoDetection_A 7040575 6255638 0 0
EnterDebounceSt_A 7040575 38 0 0
EnterDetectSt_A 7040575 34 0 0
EnterStableSt_A 7040575 32 0 0
PulseIsPulse_A 7040575 32 0 0
StayInStableSt 7040575 2746 0 0
gen_high_level_sva.HighLevelEvent_A 7040575 6365313 0 0
gen_not_sticky_sva.StableStDropOut_A 7040575 14 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 72 0 0
T12 1213 2 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 2 0 0
T35 0 2 0 0
T36 0 2 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T73 0 1 0 0
T78 0 2 0 0
T99 453 0 0 0
T144 0 2 0 0
T157 0 6 0 0
T159 0 2 0 0
T160 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 1922 0 0
T12 1213 100 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 44 0 0
T35 0 62 0 0
T36 0 32 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T73 0 16 0 0
T78 0 69 0 0
T99 453 0 0 0
T144 0 54 0 0
T157 0 83 0 0
T159 0 22 0 0
T160 0 69 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6362861 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4844 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 2 0 0
T121 0 1 0 0
T158 3580 1 0 0
T161 9912 0 0 0
T162 1973 0 0 0
T163 492 0 0 0
T164 762 0 0 0
T165 422 0 0 0
T166 444 0 0 0
T167 600 0 0 0
T168 423 0 0 0
T169 522 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 2796 0 0
T12 1213 39 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 219 0 0
T35 0 114 0 0
T36 0 78 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T78 0 257 0 0
T99 453 0 0 0
T144 0 40 0 0
T157 0 123 0 0
T159 0 68 0 0
T160 0 42 0 0
T170 0 157 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 32 0 0
T12 1213 1 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T36 0 1 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T78 0 1 0 0
T99 453 0 0 0
T144 0 1 0 0
T157 0 3 0 0
T159 0 1 0 0
T160 0 1 0 0
T170 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6253308 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4844 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6255638 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 38 0 0
T12 1213 1 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T36 0 1 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T73 0 1 0 0
T78 0 1 0 0
T99 453 0 0 0
T144 0 1 0 0
T157 0 3 0 0
T159 0 1 0 0
T160 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 34 0 0
T12 1213 1 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T36 0 1 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T78 0 1 0 0
T99 453 0 0 0
T144 0 1 0 0
T157 0 3 0 0
T159 0 1 0 0
T160 0 1 0 0
T170 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 32 0 0
T12 1213 1 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T36 0 1 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T78 0 1 0 0
T99 453 0 0 0
T144 0 1 0 0
T157 0 3 0 0
T159 0 1 0 0
T160 0 1 0 0
T170 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 32 0 0
T12 1213 1 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T36 0 1 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T78 0 1 0 0
T99 453 0 0 0
T144 0 1 0 0
T157 0 3 0 0
T159 0 1 0 0
T160 0 1 0 0
T170 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 2746 0 0
T12 1213 37 0 0
T20 487 0 0 0
T22 561 0 0 0
T23 3297 0 0 0
T31 30619 0 0 0
T34 0 217 0 0
T35 0 113 0 0
T36 0 76 0 0
T38 604 0 0 0
T53 427 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T78 0 255 0 0
T99 453 0 0 0
T144 0 39 0 0
T157 0 119 0 0
T159 0 67 0 0
T160 0 40 0 0
T170 0 156 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6365313 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 14 0 0
T35 15294 1 0 0
T36 625 0 0 0
T87 15424 0 0 0
T106 480 0 0 0
T140 0 1 0 0
T144 0 1 0 0
T145 0 1 0 0
T157 0 2 0 0
T159 0 1 0 0
T170 0 1 0 0
T171 0 1 0 0
T172 0 1 0 0
T173 0 1 0 0
T174 900 0 0 0
T175 410 0 0 0
T176 415 0 0 0
T177 423 0 0 0
T178 426 0 0 0
T179 522 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T2
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT3,T7,T38

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT3,T7,T38

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT3,T7,T38

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T7,T38
10CoveredT5,T2,T3
11CoveredT3,T7,T38

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T7,T38
01CoveredT78,T180
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T7,T38
01CoveredT3,T39,T37
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T7,T38
1-CoveredT3,T39,T37

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T7,T38
DetectSt 168 Covered T3,T7,T38
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T3,T7,T38


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T7,T38
DebounceSt->IdleSt 163 Covered T49,T73,T74
DetectSt->IdleSt 186 Covered T78,T180
DetectSt->StableSt 191 Covered T3,T7,T38
IdleSt->DebounceSt 148 Covered T3,T7,T38
StableSt->IdleSt 206 Covered T3,T7,T39



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T7,T38
0 1 Covered T3,T7,T38
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T7,T38
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T7,T38
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T73,T74
DebounceSt - 0 1 1 - - - Covered T3,T7,T38
DebounceSt - 0 1 0 - - - Covered T49,T145,T180
DebounceSt - 0 0 - - - - Covered T3,T7,T38
DetectSt - - - - 1 - - Covered T78,T180
DetectSt - - - - 0 1 - Covered T3,T7,T38
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T3,T39,T37
StableSt - - - - - - 0 Covered T3,T7,T38
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7040575 147 0 0
CntIncr_A 7040575 59221 0 0
CntNoWrap_A 7040575 6362786 0 0
DetectStDropOut_A 7040575 2 0 0
DetectedOut_A 7040575 88402 0 0
DetectedPulseOut_A 7040575 68 0 0
DisabledIdleSt_A 7040575 6058689 0 0
DisabledNoDetection_A 7040575 6061009 0 0
EnterDebounceSt_A 7040575 78 0 0
EnterDetectSt_A 7040575 70 0 0
EnterStableSt_A 7040575 68 0 0
PulseIsPulse_A 7040575 68 0 0
StayInStableSt 7040575 88300 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7040575 3235 0 0
gen_low_level_sva.LowLevelEvent_A 7040575 6365313 0 0
gen_not_sticky_sva.StableStDropOut_A 7040575 34 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 147 0 0
T3 12531 4 0 0
T6 1487 0 0 0
T7 25889 2 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 2 0 0
T35 0 2 0 0
T37 0 2 0 0
T38 0 2 0 0
T39 0 2 0 0
T49 0 5 0 0
T52 448 0 0 0
T62 0 2 0 0
T181 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 59221 0 0
T3 12531 124 0 0
T6 1487 0 0 0
T7 25889 20 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 61 0 0
T35 0 91 0 0
T37 0 53 0 0
T38 0 57 0 0
T39 0 47 0 0
T49 0 111 0 0
T52 448 0 0 0
T62 0 79 0 0
T181 0 44 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6362786 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4840 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 2 0 0
T78 13254 1 0 0
T113 1198 0 0 0
T123 503 0 0 0
T124 498 0 0 0
T125 407 0 0 0
T126 502 0 0 0
T127 701 0 0 0
T128 422 0 0 0
T129 484 0 0 0
T130 5317 0 0 0
T180 0 1 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 88402 0 0
T3 12531 48 0 0
T6 1487 0 0 0
T7 25889 231 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 314 0 0
T35 0 131 0 0
T37 0 40 0 0
T38 0 138 0 0
T39 0 7 0 0
T49 0 224 0 0
T52 448 0 0 0
T62 0 50 0 0
T181 0 108 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 68 0 0
T3 12531 2 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T62 0 1 0 0
T181 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6058689 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4425 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6061009 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4447 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 78 0 0
T3 12531 2 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T49 0 3 0 0
T52 448 0 0 0
T62 0 1 0 0
T181 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 70 0 0
T3 12531 2 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T62 0 1 0 0
T181 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 68 0 0
T3 12531 2 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T62 0 1 0 0
T181 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 68 0 0
T3 12531 2 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T37 0 1 0 0
T38 0 1 0 0
T39 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T62 0 1 0 0
T181 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 88300 0 0
T3 12531 45 0 0
T6 1487 0 0 0
T7 25889 229 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 312 0 0
T35 0 129 0 0
T37 0 39 0 0
T38 0 136 0 0
T39 0 6 0 0
T49 0 221 0 0
T52 448 0 0 0
T62 0 48 0 0
T181 0 106 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 3235 0 0
T2 22284 0 0 0
T3 12531 38 0 0
T5 527 3 0 0
T6 1487 0 0 0
T7 0 1 0 0
T10 0 1 0 0
T13 456 0 0 0
T14 493 5 0 0
T15 436 1 0 0
T16 411 1 0 0
T21 502 5 0 0
T26 5267 0 0 0
T52 0 7 0 0
T59 0 3 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6365313 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 34 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T37 0 1 0 0
T39 0 1 0 0
T49 0 1 0 0
T52 448 0 0 0
T81 0 1 0 0
T138 0 1 0 0
T139 0 1 0 0
T157 0 2 0 0
T160 0 1 0 0
T182 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T2,T3

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT3,T7,T12

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT3,T7,T12

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT3,T7,T12

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T7,T12
10CoveredT1,T2,T3
11CoveredT3,T7,T12

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T7,T12
01CoveredT77,T82,T144
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T7,T12
01CoveredT7,T12,T34
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T7,T12
1-CoveredT7,T12,T34

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T7,T12
DetectSt 168 Covered T3,T7,T12
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T3,T7,T12


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T7,T12
DebounceSt->IdleSt 163 Covered T36,T135,T159
DetectSt->IdleSt 186 Covered T77,T82,T144
DetectSt->StableSt 191 Covered T3,T7,T12
IdleSt->DebounceSt 148 Covered T3,T7,T12
StableSt->IdleSt 206 Covered T3,T7,T12



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T7,T12
0 1 Covered T3,T7,T12
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T7,T12
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T7,T12
IdleSt 0 - - - - - - Covered T1,T2,T3
DebounceSt - 1 - - - - - Covered T73,T74
DebounceSt - 0 1 1 - - - Covered T3,T7,T12
DebounceSt - 0 1 0 - - - Covered T36,T135,T159
DebounceSt - 0 0 - - - - Covered T3,T7,T12
DetectSt - - - - 1 - - Covered T77,T82,T144
DetectSt - - - - 0 1 - Covered T3,T7,T12
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T7,T12,T34
StableSt - - - - - - 0 Covered T3,T7,T12
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7040575 130 0 0
CntIncr_A 7040575 100968 0 0
CntNoWrap_A 7040575 6362803 0 0
DetectStDropOut_A 7040575 4 0 0
DetectedOut_A 7040575 101801 0 0
DetectedPulseOut_A 7040575 56 0 0
DisabledIdleSt_A 7040575 6057417 0 0
DisabledNoDetection_A 7040575 6059745 0 0
EnterDebounceSt_A 7040575 70 0 0
EnterDetectSt_A 7040575 60 0 0
EnterStableSt_A 7040575 56 0 0
PulseIsPulse_A 7040575 56 0 0
StayInStableSt 7040575 101719 0 0
gen_high_level_sva.HighLevelEvent_A 7040575 6365313 0 0
gen_not_sticky_sva.StableStDropOut_A 7040575 30 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 130 0 0
T3 12531 2 0 0
T6 1487 0 0 0
T7 25889 2 0 0
T8 62662 0 0 0
T12 0 4 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 6 0 0
T36 0 3 0 0
T37 0 4 0 0
T38 0 2 0 0
T52 448 0 0 0
T77 0 6 0 0
T135 0 3 0 0
T181 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 100968 0 0
T3 12531 100 0 0
T6 1487 0 0 0
T7 25889 20 0 0
T8 62662 0 0 0
T12 0 200 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 166 0 0
T36 0 64 0 0
T37 0 106 0 0
T38 0 57 0 0
T52 448 0 0 0
T77 0 246 0 0
T135 0 97076 0 0
T181 0 44 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6362803 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4842 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 4 0 0
T41 13708 0 0 0
T42 28689 0 0 0
T77 1073 1 0 0
T80 0 1 0 0
T82 0 1 0 0
T135 289573 0 0 0
T144 0 1 0 0
T183 527 0 0 0
T184 1032 0 0 0
T185 422 0 0 0
T186 555 0 0 0
T187 452 0 0 0
T188 490 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 101801 0 0
T3 12531 146 0 0
T6 1487 0 0 0
T7 25889 149 0 0
T8 62662 0 0 0
T12 0 332 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 124 0 0
T36 0 77 0 0
T37 0 82 0 0
T38 0 38 0 0
T52 448 0 0 0
T77 0 84 0 0
T135 0 97159 0 0
T181 0 20 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 56 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T12 0 2 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 3 0 0
T36 0 1 0 0
T37 0 2 0 0
T38 0 1 0 0
T52 448 0 0 0
T77 0 2 0 0
T135 0 1 0 0
T181 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6057417 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4594 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6059745 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4617 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 70 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T12 0 2 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 3 0 0
T36 0 2 0 0
T37 0 2 0 0
T38 0 1 0 0
T52 448 0 0 0
T77 0 3 0 0
T135 0 2 0 0
T181 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 60 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T12 0 2 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 3 0 0
T36 0 1 0 0
T37 0 2 0 0
T38 0 1 0 0
T52 448 0 0 0
T77 0 3 0 0
T135 0 1 0 0
T181 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 56 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T12 0 2 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 3 0 0
T36 0 1 0 0
T37 0 2 0 0
T38 0 1 0 0
T52 448 0 0 0
T77 0 2 0 0
T135 0 1 0 0
T181 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 56 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T12 0 2 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 3 0 0
T36 0 1 0 0
T37 0 2 0 0
T38 0 1 0 0
T52 448 0 0 0
T77 0 2 0 0
T135 0 1 0 0
T181 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 101719 0 0
T3 12531 144 0 0
T6 1487 0 0 0
T7 25889 148 0 0
T8 62662 0 0 0
T12 0 329 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 120 0 0
T36 0 75 0 0
T37 0 79 0 0
T38 0 36 0 0
T52 448 0 0 0
T77 0 81 0 0
T135 0 97157 0 0
T181 0 19 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6365313 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 30 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 1 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 2 0 0
T37 0 1 0 0
T59 695 0 0 0
T77 0 1 0 0
T81 0 1 0 0
T90 0 1 0 0
T99 453 0 0 0
T139 0 2 0 0
T159 0 3 0 0
T181 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT7,T10,T37

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT7,T10,T37

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT7,T10,T35

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT7,T10,T37
10CoveredT1,T2,T3
11CoveredT7,T10,T37

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT7,T10,T35
01CoveredT189
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT7,T10,T35
01CoveredT10,T35,T77
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT7,T10,T35
1-CoveredT10,T35,T77

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7,T10,T37
DetectSt 168 Covered T7,T10,T35
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T7,T10,T35


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7,T10,T35
DebounceSt->IdleSt 163 Covered T37,T73,T74
DetectSt->IdleSt 186 Covered T189
DetectSt->StableSt 191 Covered T7,T10,T35
IdleSt->DebounceSt 148 Covered T7,T10,T37
StableSt->IdleSt 206 Covered T7,T10,T35



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T7,T10,T37
0 1 Covered T7,T10,T37
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T7,T10,T35
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T7,T10,T37
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T73,T74
DebounceSt - 0 1 1 - - - Covered T7,T10,T35
DebounceSt - 0 1 0 - - - Covered T37
DebounceSt - 0 0 - - - - Covered T7,T10,T37
DetectSt - - - - 1 - - Covered T189
DetectSt - - - - 0 1 - Covered T7,T10,T35
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T10,T35,T77
StableSt - - - - - - 0 Covered T7,T10,T35
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7040575 89 0 0
CntIncr_A 7040575 50598 0 0
CntNoWrap_A 7040575 6362844 0 0
DetectStDropOut_A 7040575 1 0 0
DetectedOut_A 7040575 51307 0 0
DetectedPulseOut_A 7040575 42 0 0
DisabledIdleSt_A 7040575 6058085 0 0
DisabledNoDetection_A 7040575 6060414 0 0
EnterDebounceSt_A 7040575 46 0 0
EnterDetectSt_A 7040575 43 0 0
EnterStableSt_A 7040575 42 0 0
PulseIsPulse_A 7040575 42 0 0
StayInStableSt 7040575 51241 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7040575 6815 0 0
gen_low_level_sva.LowLevelEvent_A 7040575 6365313 0 0
gen_not_sticky_sva.StableStDropOut_A 7040575 18 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 89 0 0
T7 25889 2 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 2 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 2 0 0
T37 0 1 0 0
T49 0 2 0 0
T59 695 0 0 0
T73 0 1 0 0
T77 0 4 0 0
T90 0 2 0 0
T99 453 0 0 0
T135 0 2 0 0
T159 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 50598 0 0
T7 25889 20 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 84 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 62 0 0
T37 0 53 0 0
T49 0 19 0 0
T59 695 0 0 0
T73 0 16 0 0
T77 0 164 0 0
T90 0 24 0 0
T99 453 0 0 0
T135 0 48538 0 0
T159 0 44 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6362844 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4844 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 1 0 0
T189 7956 1 0 0
T190 6390 0 0 0
T191 407 0 0 0
T192 425 0 0 0
T193 833 0 0 0
T194 38808 0 0 0
T195 576 0 0 0
T196 523 0 0 0
T197 743 0 0 0
T198 503 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 51307 0 0
T7 25889 61 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 43 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 10 0 0
T49 0 67 0 0
T59 695 0 0 0
T77 0 166 0 0
T90 0 62 0 0
T99 453 0 0 0
T135 0 48583 0 0
T139 0 155 0 0
T156 0 69 0 0
T159 0 85 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 42 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 1 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T77 0 2 0 0
T90 0 1 0 0
T99 453 0 0 0
T135 0 1 0 0
T139 0 2 0 0
T156 0 1 0 0
T159 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6058085 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4844 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6060414 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 46 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 1 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T73 0 1 0 0
T77 0 2 0 0
T90 0 1 0 0
T99 453 0 0 0
T135 0 1 0 0
T159 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 43 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 1 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T77 0 2 0 0
T90 0 1 0 0
T99 453 0 0 0
T135 0 1 0 0
T139 0 2 0 0
T156 0 1 0 0
T159 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 42 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 1 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T77 0 2 0 0
T90 0 1 0 0
T99 453 0 0 0
T135 0 1 0 0
T139 0 2 0 0
T156 0 1 0 0
T159 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 42 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 1 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T77 0 2 0 0
T90 0 1 0 0
T99 453 0 0 0
T135 0 1 0 0
T139 0 2 0 0
T156 0 1 0 0
T159 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 51241 0 0
T7 25889 59 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 42 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 9 0 0
T49 0 65 0 0
T59 695 0 0 0
T77 0 164 0 0
T90 0 60 0 0
T99 453 0 0 0
T135 0 48582 0 0
T139 0 152 0 0
T156 0 67 0 0
T159 0 82 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6815 0 0
T1 1205 8 0 0
T2 22284 14 0 0
T3 12531 36 0 0
T4 402 0 0 0
T5 527 0 0 0
T6 1487 5 0 0
T13 456 0 0 0
T14 493 6 0 0
T15 436 3 0 0
T16 411 1 0 0
T21 0 4 0 0
T26 0 28 0 0
T52 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6365313 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 18 0 0
T10 759 1 0 0
T11 12069 0 0 0
T12 1213 0 0 0
T20 487 0 0 0
T22 561 0 0 0
T27 4716 0 0 0
T35 0 1 0 0
T59 695 0 0 0
T64 523 0 0 0
T65 526 0 0 0
T77 0 2 0 0
T80 0 1 0 0
T99 453 0 0 0
T135 0 1 0 0
T139 0 1 0 0
T159 0 1 0 0
T172 0 1 0 0
T199 0 1 0 0
T200 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT2,T13,T3

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT2,T13,T3
11CoveredT2,T13,T3

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT7,T12,T38

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT7,T12,T38

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT7,T12,T38

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT7,T10,T12
10CoveredT2,T13,T3
11CoveredT7,T12,T38

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT7,T12,T38
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT7,T12,T38
01CoveredT7,T12,T34
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT7,T12,T38
1-CoveredT7,T12,T34

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7,T12,T38
DetectSt 168 Covered T7,T12,T38
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T7,T12,T38


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7,T12,T38
DebounceSt->IdleSt 163 Covered T35,T73,T157
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T7,T12,T38
IdleSt->DebounceSt 148 Covered T7,T12,T38
StableSt->IdleSt 206 Covered T7,T12,T34



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T7,T12,T38
0 1 Covered T7,T12,T38
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T7,T12,T38
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T7,T12,T38
IdleSt 0 - - - - - - Covered T2,T13,T3
DebounceSt - 1 - - - - - Covered T73,T74
DebounceSt - 0 1 1 - - - Covered T7,T12,T38
DebounceSt - 0 1 0 - - - Covered T35,T157,T189
DebounceSt - 0 0 - - - - Covered T7,T12,T38
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T7,T12,T38
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T7,T12,T34
StableSt - - - - - - 0 Covered T7,T12,T38
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7040575 120 0 0
CntIncr_A 7040575 3634 0 0
CntNoWrap_A 7040575 6362813 0 0
DetectStDropOut_A 7040575 0 0 0
DetectedOut_A 7040575 5143 0 0
DetectedPulseOut_A 7040575 56 0 0
DisabledIdleSt_A 7040575 6250524 0 0
DisabledNoDetection_A 7040575 6252844 0 0
EnterDebounceSt_A 7040575 64 0 0
EnterDetectSt_A 7040575 56 0 0
EnterStableSt_A 7040575 56 0 0
PulseIsPulse_A 7040575 56 0 0
StayInStableSt 7040575 5060 0 0
gen_high_level_sva.HighLevelEvent_A 7040575 6365313 0 0
gen_not_sticky_sva.StableStDropOut_A 7040575 29 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 120 0 0
T7 25889 2 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 4 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 4 0 0
T35 0 5 0 0
T38 0 2 0 0
T49 0 2 0 0
T59 695 0 0 0
T62 0 2 0 0
T73 0 1 0 0
T99 453 0 0 0
T147 0 2 0 0
T159 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 3634 0 0
T7 25889 20 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 200 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 88 0 0
T35 0 215 0 0
T38 0 57 0 0
T49 0 19 0 0
T59 695 0 0 0
T62 0 79 0 0
T73 0 16 0 0
T99 453 0 0 0
T147 0 24 0 0
T159 0 66 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6362813 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4844 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 5143 0 0
T7 25889 128 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 44 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 44 0 0
T35 0 150 0 0
T38 0 137 0 0
T49 0 8 0 0
T59 695 0 0 0
T62 0 160 0 0
T99 453 0 0 0
T138 0 86 0 0
T147 0 85 0 0
T159 0 257 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 56 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 2 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 2 0 0
T35 0 2 0 0
T38 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T62 0 1 0 0
T99 453 0 0 0
T138 0 2 0 0
T147 0 1 0 0
T159 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6250524 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4844 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6252844 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 64 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 2 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 2 0 0
T35 0 3 0 0
T38 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T62 0 1 0 0
T73 0 1 0 0
T99 453 0 0 0
T147 0 1 0 0
T159 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 56 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 2 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 2 0 0
T35 0 2 0 0
T38 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T62 0 1 0 0
T99 453 0 0 0
T138 0 2 0 0
T147 0 1 0 0
T159 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 56 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 2 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 2 0 0
T35 0 2 0 0
T38 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T62 0 1 0 0
T99 453 0 0 0
T138 0 2 0 0
T147 0 1 0 0
T159 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 56 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 2 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 2 0 0
T35 0 2 0 0
T38 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T62 0 1 0 0
T99 453 0 0 0
T138 0 2 0 0
T147 0 1 0 0
T159 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 5060 0 0
T7 25889 127 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 42 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 42 0 0
T35 0 147 0 0
T38 0 135 0 0
T49 0 7 0 0
T59 695 0 0 0
T62 0 158 0 0
T99 453 0 0 0
T138 0 83 0 0
T147 0 83 0 0
T159 0 255 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6365313 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 29 0 0
T7 25889 1 0 0
T8 62662 0 0 0
T9 1525 0 0 0
T10 759 0 0 0
T11 12069 0 0 0
T12 1213 2 0 0
T22 561 0 0 0
T27 4716 0 0 0
T34 0 2 0 0
T35 0 1 0 0
T49 0 1 0 0
T59 695 0 0 0
T99 453 0 0 0
T138 0 1 0 0
T156 0 1 0 0
T157 0 1 0 0
T160 0 1 0 0
T199 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464597.83
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323196.88
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT2,T13,T3
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT2,T13,T3
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT3,T34,T37

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT3,T34,T37

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT3,T34,T37

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T10,T38
10CoveredT2,T13,T3
11CoveredT3,T34,T37

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T34,T37
01CoveredT77,T170
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T34,T37
01CoveredT34,T35,T49
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T34,T37
1-CoveredT34,T35,T49

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T34,T37
DetectSt 168 Covered T3,T34,T37
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T3,T34,T37


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T34,T37
DebounceSt->IdleSt 163 Covered T73,T74
DetectSt->IdleSt 186 Covered T77,T170
DetectSt->StableSt 191 Covered T3,T34,T37
IdleSt->DebounceSt 148 Covered T3,T34,T37
StableSt->IdleSt 206 Covered T3,T34,T37



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T34,T37
0 1 Covered T3,T34,T37
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T34,T37
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T34,T37
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T73,T74
DebounceSt - 0 1 1 - - - Covered T3,T34,T37
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T3,T34,T37
DetectSt - - - - 1 - - Covered T77,T170
DetectSt - - - - 0 1 - Covered T3,T34,T37
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T34,T35,T49
StableSt - - - - - - 0 Covered T3,T34,T37
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7040575 76 0 0
CntIncr_A 7040575 57114 0 0
CntNoWrap_A 7040575 6362857 0 0
DetectStDropOut_A 7040575 2 0 0
DetectedOut_A 7040575 84973 0 0
DetectedPulseOut_A 7040575 35 0 0
DisabledIdleSt_A 7040575 6058268 0 0
DisabledNoDetection_A 7040575 6060591 0 0
EnterDebounceSt_A 7040575 39 0 0
EnterDetectSt_A 7040575 37 0 0
EnterStableSt_A 7040575 35 0 0
PulseIsPulse_A 7040575 35 0 0
StayInStableSt 7040575 84914 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7040575 6356 0 0
gen_low_level_sva.LowLevelEvent_A 7040575 6365313 0 0
gen_not_sticky_sva.StableStDropOut_A 7040575 11 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 76 0 0
T3 12531 2 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 4 0 0
T35 0 2 0 0
T37 0 2 0 0
T49 0 4 0 0
T52 448 0 0 0
T73 0 1 0 0
T77 0 2 0 0
T78 0 2 0 0
T81 0 2 0 0
T144 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 57114 0 0
T3 12531 24 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 88 0 0
T35 0 62 0 0
T37 0 53 0 0
T49 0 146 0 0
T52 448 0 0 0
T73 0 16 0 0
T77 0 82 0 0
T78 0 69 0 0
T81 0 74 0 0
T144 0 54 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6362857 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4842 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 2 0 0
T41 13708 0 0 0
T42 28689 0 0 0
T77 1073 1 0 0
T135 289573 0 0 0
T170 0 1 0 0
T183 527 0 0 0
T184 1032 0 0 0
T185 422 0 0 0
T186 555 0 0 0
T187 452 0 0 0
T188 490 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 84973 0 0
T3 12531 136 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 90 0 0
T35 0 115 0 0
T37 0 67 0 0
T49 0 87 0 0
T52 448 0 0 0
T78 0 257 0 0
T81 0 40 0 0
T144 0 65 0 0
T157 0 39 0 0
T201 0 45 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 35 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T78 0 1 0 0
T81 0 1 0 0
T144 0 1 0 0
T157 0 1 0 0
T201 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6058268 0 0
T1 1205 804 0 0
T2 22284 21824 0 0
T3 12531 4425 0 0
T4 402 1 0 0
T5 527 126 0 0
T6 1487 1086 0 0
T13 456 55 0 0
T14 493 92 0 0
T15 436 35 0 0
T16 411 10 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6060591 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4447 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 39 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T73 0 1 0 0
T77 0 1 0 0
T78 0 1 0 0
T81 0 1 0 0
T144 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 37 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T77 0 1 0 0
T78 0 1 0 0
T81 0 1 0 0
T144 0 1 0 0
T201 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 35 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T78 0 1 0 0
T81 0 1 0 0
T144 0 1 0 0
T157 0 1 0 0
T201 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 35 0 0
T3 12531 1 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 1 0 0
T49 0 2 0 0
T52 448 0 0 0
T78 0 1 0 0
T81 0 1 0 0
T144 0 1 0 0
T157 0 1 0 0
T201 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 84914 0 0
T3 12531 134 0 0
T6 1487 0 0 0
T7 25889 0 0 0
T8 62662 0 0 0
T14 493 0 0 0
T15 436 0 0 0
T16 411 0 0 0
T21 502 0 0 0
T26 5267 0 0 0
T34 0 87 0 0
T35 0 114 0 0
T37 0 65 0 0
T49 0 84 0 0
T52 448 0 0 0
T78 0 255 0 0
T81 0 38 0 0
T144 0 63 0 0
T157 0 37 0 0
T201 0 43 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6356 0 0
T2 22284 11 0 0
T3 12531 41 0 0
T6 1487 0 0 0
T7 0 13 0 0
T13 456 1 0 0
T14 493 6 0 0
T15 436 1 0 0
T16 411 0 0 0
T21 502 6 0 0
T26 5267 22 0 0
T27 0 21 0 0
T52 448 7 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 6365313 0 0
T1 1205 805 0 0
T2 22284 21833 0 0
T3 12531 4868 0 0
T4 402 2 0 0
T5 527 127 0 0
T6 1487 1087 0 0
T13 456 56 0 0
T14 493 93 0 0
T15 436 36 0 0
T16 411 11 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7040575 11 0 0
T34 11206 1 0 0
T35 15294 1 0 0
T37 31062 0 0 0
T49 0 1 0 0
T98 0 1 0 0
T105 11942 0 0 0
T145 0 1 0 0
T171 0 1 0 0
T174 900 0 0 0
T175 410 0 0 0
T202 0 1 0 0
T203 0 1 0 0
T204 0 1 0 0
T205 0 1 0 0
T206 507 0 0 0
T207 444 0 0 0
T208 405 0 0 0
T209 543 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%