Summary for Variable cp_h2l_pwrb
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h2l_pwrb
Bins
| NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| auto[0] |
909 |
1 |
|
|
T1 |
4 |
|
T5 |
1 |
|
T14 |
3 |
| auto[1] |
740 |
1 |
|
|
T1 |
2 |
|
T5 |
2 |
|
T14 |
1 |
Summary for Variable cp_h_ac_present
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h_ac_present
Bins
| NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| auto[0] |
997 |
1 |
|
|
T1 |
3 |
|
T5 |
2 |
|
T14 |
2 |
| auto[1] |
652 |
1 |
|
|
T1 |
3 |
|
T5 |
1 |
|
T14 |
2 |
Summary for Variable cp_interrupt_gen
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_interrupt_gen
Bins
| NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| auto[0] |
1646 |
1 |
|
|
T1 |
6 |
|
T5 |
3 |
|
T14 |
4 |
| auto[1] |
3 |
1 |
|
|
T341 |
1 |
|
T342 |
2 |
|
- |
- |
Summary for Variable cp_l2h_lid_open
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_l2h_lid_open
Bins
| NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| auto[0] |
994 |
1 |
|
|
T1 |
1 |
|
T5 |
1 |
|
T14 |
2 |
| auto[1] |
655 |
1 |
|
|
T1 |
5 |
|
T5 |
2 |
|
T14 |
2 |
Summary for Variable cp_wakeup_sts
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_wakeup_sts
Bins
| NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| auto[0] |
1578 |
1 |
|
|
T1 |
6 |
|
T5 |
3 |
|
T14 |
4 |
| auto[1] |
71 |
1 |
|
|
T8 |
1 |
|
T19 |
1 |
|
T20 |
1 |
Summary for Cross cross_wkup_sts
Samples crossed: cp_wakeup_sts cp_h2l_pwrb cp_l2h_lid_open cp_h_ac_present cp_interrupt_gen
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
| TOTAL |
23 |
15 |
8 |
34.78 |
15 |
| Automatically Generated Cross Bins |
23 |
15 |
8 |
34.78 |
15 |
| User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for cross_wkup_sts
Element holes
| cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
| [auto[1]] |
[auto[0]] |
* |
* |
* |
-- |
-- |
8 |
|
| [auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[1]] |
* |
-- |
-- |
2 |
|
| [auto[1]] |
[auto[1]] |
[auto[1]] |
* |
* |
-- |
-- |
4 |
|
Uncovered bins
| cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
| [auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[0]] |
[auto[1]] |
0 |
1 |
1 |
|
Covered bins
| cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| auto[0] |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
404 |
1 |
|
|
T5 |
1 |
|
T14 |
1 |
|
T69 |
1 |
| auto[0] |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
154 |
1 |
|
|
T14 |
1 |
|
T21 |
1 |
|
T77 |
1 |
| auto[0] |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
154 |
1 |
|
|
T1 |
2 |
|
T7 |
1 |
|
T21 |
3 |
| auto[0] |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
194 |
1 |
|
|
T1 |
2 |
|
T14 |
1 |
|
T8 |
1 |
| auto[0] |
auto[1] |
auto[0] |
auto[0] |
auto[0] |
219 |
1 |
|
|
T21 |
1 |
|
T71 |
1 |
|
T72 |
1 |
| auto[0] |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
143 |
1 |
|
|
T1 |
1 |
|
T21 |
1 |
|
T72 |
1 |
| auto[0] |
auto[1] |
auto[1] |
auto[0] |
auto[0] |
146 |
1 |
|
|
T1 |
1 |
|
T5 |
1 |
|
T14 |
1 |
| auto[0] |
auto[1] |
auto[1] |
auto[1] |
auto[0] |
161 |
1 |
|
|
T5 |
1 |
|
T21 |
1 |
|
T71 |
1 |
User Defined Cross Bins for cross_wkup_sts
Excluded/Illegal bins
| NAME | COUNT | STATUS |
| invalid0 |
0 |
Excluded |
| invalid1 |
0 |
Excluded |