Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T1,T2,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T1,T2,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T19,T20 |
1 | - | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
106124231 |
0 |
0 |
T2 |
1079152 |
38814 |
0 |
0 |
T3 |
6072687 |
744 |
0 |
0 |
T5 |
2635110 |
1416 |
0 |
0 |
T6 |
7322022 |
24882 |
0 |
0 |
T7 |
1169883 |
0 |
0 |
0 |
T8 |
1526634 |
340 |
0 |
0 |
T9 |
0 |
13218 |
0 |
0 |
T12 |
2005240 |
0 |
0 |
0 |
T13 |
2190978 |
0 |
0 |
0 |
T14 |
534663 |
0 |
0 |
0 |
T15 |
917460 |
0 |
0 |
0 |
T20 |
0 |
2460 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T22 |
401508 |
6061 |
0 |
0 |
T23 |
0 |
2388 |
0 |
0 |
T24 |
0 |
12908 |
0 |
0 |
T25 |
0 |
1051 |
0 |
0 |
T26 |
0 |
14316 |
0 |
0 |
T31 |
1560360 |
0 |
0 |
0 |
T36 |
0 |
6236 |
0 |
0 |
T40 |
102562 |
0 |
0 |
0 |
T41 |
0 |
3394 |
0 |
0 |
T46 |
0 |
293 |
0 |
0 |
T47 |
0 |
349 |
0 |
0 |
T48 |
0 |
14987 |
0 |
0 |
T49 |
0 |
5456 |
0 |
0 |
T50 |
0 |
12311 |
0 |
0 |
T51 |
0 |
3104 |
0 |
0 |
T52 |
0 |
14485 |
0 |
0 |
T53 |
101520 |
0 |
0 |
0 |
T54 |
261850 |
0 |
0 |
0 |
T55 |
203618 |
0 |
0 |
0 |
T56 |
363444 |
0 |
0 |
0 |
T57 |
101790 |
0 |
0 |
0 |
T58 |
256446 |
0 |
0 |
0 |
T59 |
103904 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
241975348 |
212955872 |
0 |
0 |
T1 |
79050 |
24650 |
0 |
0 |
T2 |
917252 |
901544 |
0 |
0 |
T3 |
218484 |
204884 |
0 |
0 |
T4 |
13872 |
272 |
0 |
0 |
T5 |
207366 |
50456 |
0 |
0 |
T6 |
553214 |
538322 |
0 |
0 |
T12 |
17714 |
4114 |
0 |
0 |
T13 |
17068 |
3468 |
0 |
0 |
T14 |
16796 |
3196 |
0 |
0 |
T15 |
13872 |
272 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
111213 |
0 |
0 |
T2 |
1079152 |
22 |
0 |
0 |
T3 |
6072687 |
2 |
0 |
0 |
T5 |
2635110 |
1 |
0 |
0 |
T6 |
7322022 |
14 |
0 |
0 |
T7 |
1169883 |
0 |
0 |
0 |
T8 |
1526634 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T12 |
2005240 |
0 |
0 |
0 |
T13 |
2190978 |
0 |
0 |
0 |
T14 |
534663 |
0 |
0 |
0 |
T15 |
917460 |
0 |
0 |
0 |
T20 |
0 |
7 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T22 |
401508 |
7 |
0 |
0 |
T23 |
0 |
6 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
1560360 |
0 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T40 |
102562 |
0 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
8 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
7 |
0 |
0 |
T51 |
0 |
8 |
0 |
0 |
T52 |
0 |
8 |
0 |
0 |
T53 |
101520 |
0 |
0 |
0 |
T54 |
261850 |
0 |
0 |
0 |
T55 |
203618 |
0 |
0 |
0 |
T56 |
363444 |
0 |
0 |
0 |
T57 |
101790 |
0 |
0 |
0 |
T58 |
256446 |
0 |
0 |
0 |
T59 |
103904 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3405474 |
3404386 |
0 |
0 |
T2 |
4586396 |
4575822 |
0 |
0 |
T3 |
22941262 |
22939018 |
0 |
0 |
T4 |
1948064 |
1945038 |
0 |
0 |
T5 |
9954860 |
9875912 |
0 |
0 |
T6 |
27660972 |
27596100 |
0 |
0 |
T12 |
8522270 |
8519958 |
0 |
0 |
T13 |
8277028 |
8275294 |
0 |
0 |
T14 |
2019838 |
2016948 |
0 |
0 |
T15 |
3465960 |
3462594 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T60,T28,T29 |
1 | - | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1085038 |
0 |
0 |
T2 |
134894 |
4990 |
0 |
0 |
T3 |
674743 |
1355 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
10979 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
348 |
0 |
0 |
T9 |
0 |
4739 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T19 |
0 |
248 |
0 |
0 |
T26 |
0 |
5270 |
0 |
0 |
T31 |
0 |
17092 |
0 |
0 |
T34 |
0 |
12066 |
0 |
0 |
T36 |
0 |
2510 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1132 |
0 |
0 |
T2 |
134894 |
3 |
0 |
0 |
T3 |
674743 |
4 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
6 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T34 |
0 |
7 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1761188 |
0 |
0 |
T2 |
134894 |
19242 |
0 |
0 |
T3 |
674743 |
327 |
0 |
0 |
T5 |
292790 |
1398 |
0 |
0 |
T6 |
813558 |
12336 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
322 |
0 |
0 |
T9 |
0 |
6493 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T61 |
0 |
555 |
0 |
0 |
T62 |
0 |
575 |
0 |
0 |
T63 |
0 |
1893 |
0 |
0 |
T64 |
0 |
324 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1923 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
1 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T19 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T8,T22,T19 |
1 | 1 | Covered | T8,T22,T19 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T19 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T19 |
1 | 1 | Covered | T8,T22,T19 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T8,T22,T19 |
0 |
0 |
1 |
Covered |
T8,T22,T19 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T8,T22,T19 |
0 |
0 |
1 |
Covered |
T8,T22,T19 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
871355 |
0 |
0 |
T8 |
169626 |
361 |
0 |
0 |
T9 |
714606 |
0 |
0 |
0 |
T10 |
107149 |
0 |
0 |
0 |
T19 |
0 |
249 |
0 |
0 |
T20 |
0 |
703 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T22 |
0 |
720 |
0 |
0 |
T41 |
0 |
1154 |
0 |
0 |
T43 |
0 |
928 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T62 |
88189 |
0 |
0 |
0 |
T63 |
525843 |
0 |
0 |
0 |
T64 |
65088 |
0 |
0 |
0 |
T65 |
0 |
4930 |
0 |
0 |
T66 |
0 |
597 |
0 |
0 |
T67 |
0 |
1926 |
0 |
0 |
T68 |
0 |
2392 |
0 |
0 |
T69 |
260762 |
0 |
0 |
0 |
T70 |
51251 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
970 |
0 |
0 |
T8 |
169626 |
1 |
0 |
0 |
T9 |
714606 |
0 |
0 |
0 |
T10 |
107149 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T62 |
88189 |
0 |
0 |
0 |
T63 |
525843 |
0 |
0 |
0 |
T64 |
65088 |
0 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
3 |
0 |
0 |
T69 |
260762 |
0 |
0 |
0 |
T70 |
51251 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T19 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T8,T22,T19 |
1 | 1 | Covered | T8,T22,T19 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T19 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T19 |
1 | 1 | Covered | T8,T22,T19 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T8,T22,T19 |
0 |
0 |
1 |
Covered |
T8,T22,T19 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T8,T22,T19 |
0 |
0 |
1 |
Covered |
T8,T22,T19 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
856452 |
0 |
0 |
T8 |
169626 |
348 |
0 |
0 |
T9 |
714606 |
0 |
0 |
0 |
T10 |
107149 |
0 |
0 |
0 |
T19 |
0 |
247 |
0 |
0 |
T20 |
0 |
677 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T22 |
0 |
704 |
0 |
0 |
T41 |
0 |
1140 |
0 |
0 |
T43 |
0 |
926 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T62 |
88189 |
0 |
0 |
0 |
T63 |
525843 |
0 |
0 |
0 |
T64 |
65088 |
0 |
0 |
0 |
T65 |
0 |
4899 |
0 |
0 |
T66 |
0 |
590 |
0 |
0 |
T67 |
0 |
1917 |
0 |
0 |
T68 |
0 |
2386 |
0 |
0 |
T69 |
260762 |
0 |
0 |
0 |
T70 |
51251 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
954 |
0 |
0 |
T8 |
169626 |
1 |
0 |
0 |
T9 |
714606 |
0 |
0 |
0 |
T10 |
107149 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T62 |
88189 |
0 |
0 |
0 |
T63 |
525843 |
0 |
0 |
0 |
T64 |
65088 |
0 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
3 |
0 |
0 |
T69 |
260762 |
0 |
0 |
0 |
T70 |
51251 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T19 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T8,T22,T19 |
1 | 1 | Covered | T8,T22,T19 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T19 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T19 |
1 | 1 | Covered | T8,T22,T19 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T8,T22,T19 |
0 |
0 |
1 |
Covered |
T8,T22,T19 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T8,T22,T19 |
0 |
0 |
1 |
Covered |
T8,T22,T19 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
886583 |
0 |
0 |
T8 |
169626 |
334 |
0 |
0 |
T9 |
714606 |
0 |
0 |
0 |
T10 |
107149 |
0 |
0 |
0 |
T19 |
0 |
245 |
0 |
0 |
T20 |
0 |
651 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T22 |
0 |
696 |
0 |
0 |
T41 |
0 |
1099 |
0 |
0 |
T43 |
0 |
924 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T62 |
88189 |
0 |
0 |
0 |
T63 |
525843 |
0 |
0 |
0 |
T64 |
65088 |
0 |
0 |
0 |
T65 |
0 |
4880 |
0 |
0 |
T66 |
0 |
580 |
0 |
0 |
T67 |
0 |
1900 |
0 |
0 |
T68 |
0 |
2380 |
0 |
0 |
T69 |
260762 |
0 |
0 |
0 |
T70 |
51251 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
963 |
0 |
0 |
T8 |
169626 |
1 |
0 |
0 |
T9 |
714606 |
0 |
0 |
0 |
T10 |
107149 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T62 |
88189 |
0 |
0 |
0 |
T63 |
525843 |
0 |
0 |
0 |
T64 |
65088 |
0 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
3 |
0 |
0 |
T69 |
260762 |
0 |
0 |
0 |
T70 |
51251 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T14,T21 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T14,T21 |
1 | 1 | Covered | T1,T14,T21 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T14,T21 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T14,T21 |
1 | 1 | Covered | T1,T14,T21 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T14,T21 |
0 |
0 |
1 |
Covered |
T1,T14,T21 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T14,T21 |
0 |
0 |
1 |
Covered |
T1,T14,T21 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
2532708 |
0 |
0 |
T1 |
100161 |
35664 |
0 |
0 |
T2 |
134894 |
0 |
0 |
0 |
T3 |
674743 |
0 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
8029 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
0 |
8153 |
0 |
0 |
T22 |
0 |
17773 |
0 |
0 |
T71 |
0 |
8404 |
0 |
0 |
T72 |
0 |
8765 |
0 |
0 |
T73 |
0 |
9385 |
0 |
0 |
T74 |
0 |
16456 |
0 |
0 |
T75 |
0 |
36004 |
0 |
0 |
T76 |
0 |
8278 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
3010 |
0 |
0 |
T1 |
100161 |
20 |
0 |
0 |
T2 |
134894 |
0 |
0 |
0 |
T3 |
674743 |
0 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
20 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
40 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T12,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T12,T5 |
1 | 1 | Covered | T1,T12,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T12,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T12,T5 |
1 | 1 | Covered | T1,T12,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T12,T5 |
0 |
0 |
1 |
Covered |
T1,T12,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T12,T5 |
0 |
0 |
1 |
Covered |
T1,T12,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
5197939 |
0 |
0 |
T1 |
100161 |
1446 |
0 |
0 |
T2 |
134894 |
0 |
0 |
0 |
T3 |
674743 |
0 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
30801 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
0 |
35989 |
0 |
0 |
T12 |
250655 |
34005 |
0 |
0 |
T13 |
243442 |
33391 |
0 |
0 |
T14 |
59407 |
328 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
0 |
8388 |
0 |
0 |
T69 |
0 |
34492 |
0 |
0 |
T71 |
0 |
357 |
0 |
0 |
T72 |
0 |
362 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6140 |
0 |
0 |
T1 |
100161 |
1 |
0 |
0 |
T2 |
134894 |
0 |
0 |
0 |
T3 |
674743 |
0 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
20 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
0 |
20 |
0 |
0 |
T12 |
250655 |
20 |
0 |
0 |
T13 |
243442 |
20 |
0 |
0 |
T14 |
59407 |
1 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
0 |
21 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T1,T2,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T1,T2,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T2,T12 |
0 |
0 |
1 |
Covered |
T1,T2,T12 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T2,T12 |
0 |
0 |
1 |
Covered |
T1,T2,T12 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6411506 |
0 |
0 |
T1 |
100161 |
1453 |
0 |
0 |
T2 |
134894 |
19440 |
0 |
0 |
T3 |
674743 |
403 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
34921 |
0 |
0 |
T6 |
813558 |
12485 |
0 |
0 |
T7 |
0 |
36404 |
0 |
0 |
T8 |
0 |
363 |
0 |
0 |
T12 |
250655 |
34085 |
0 |
0 |
T13 |
243442 |
33471 |
0 |
0 |
T14 |
59407 |
343 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7280 |
0 |
0 |
T1 |
100161 |
1 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
22 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
0 |
20 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T12 |
250655 |
20 |
0 |
0 |
T13 |
243442 |
20 |
0 |
0 |
T14 |
59407 |
1 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T5,T13 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T12,T5,T13 |
1 | 1 | Covered | T12,T5,T13 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T5,T13 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T12,T5,T13 |
1 | 1 | Covered | T12,T5,T13 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T12,T5,T13 |
0 |
0 |
1 |
Covered |
T12,T5,T13 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T12,T5,T13 |
0 |
0 |
1 |
Covered |
T12,T5,T13 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
5145848 |
0 |
0 |
T3 |
674743 |
0 |
0 |
0 |
T5 |
292790 |
30964 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
36216 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T12 |
250655 |
34045 |
0 |
0 |
T13 |
243442 |
33431 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
8042 |
0 |
0 |
T22 |
0 |
69336 |
0 |
0 |
T53 |
0 |
6533 |
0 |
0 |
T69 |
0 |
34715 |
0 |
0 |
T77 |
0 |
5791 |
0 |
0 |
T78 |
0 |
35735 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6038 |
0 |
0 |
T3 |
674743 |
0 |
0 |
0 |
T5 |
292790 |
20 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
20 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T12 |
250655 |
20 |
0 |
0 |
T13 |
243442 |
20 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
20 |
0 |
0 |
T22 |
0 |
80 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T5,T7 |
1 | 1 | Covered | T1,T5,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T7 |
1 | 1 | Covered | T1,T5,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T5,T7 |
0 |
0 |
1 |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T5,T7 |
0 |
0 |
1 |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
910364 |
0 |
0 |
T1 |
100161 |
3415 |
0 |
0 |
T2 |
134894 |
0 |
0 |
0 |
T3 |
674743 |
0 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
2851 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
0 |
1982 |
0 |
0 |
T10 |
0 |
497 |
0 |
0 |
T11 |
0 |
1000 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T20 |
0 |
345 |
0 |
0 |
T40 |
0 |
457 |
0 |
0 |
T45 |
0 |
1000 |
0 |
0 |
T55 |
0 |
898 |
0 |
0 |
T74 |
0 |
829 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1000 |
0 |
0 |
T1 |
100161 |
2 |
0 |
0 |
T2 |
134894 |
0 |
0 |
0 |
T3 |
674743 |
0 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
2 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1788969 |
0 |
0 |
T1 |
100161 |
3401 |
0 |
0 |
T2 |
134894 |
19220 |
0 |
0 |
T3 |
674743 |
324 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
4234 |
0 |
0 |
T6 |
813558 |
12322 |
0 |
0 |
T7 |
0 |
1979 |
0 |
0 |
T8 |
0 |
306 |
0 |
0 |
T9 |
0 |
6485 |
0 |
0 |
T10 |
0 |
495 |
0 |
0 |
T11 |
0 |
998 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1921 |
0 |
0 |
T1 |
100161 |
2 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T4 |
57296 |
0 |
0 |
0 |
T5 |
292790 |
3 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T23,T24 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T23,T24 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T22,T23,T24 |
0 |
0 |
1 |
Covered |
T22,T23,T24 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T22,T23,T24 |
0 |
0 |
1 |
Covered |
T22,T23,T24 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1091382 |
0 |
0 |
T20 |
0 |
1416 |
0 |
0 |
T22 |
200754 |
3410 |
0 |
0 |
T23 |
0 |
1197 |
0 |
0 |
T24 |
0 |
8137 |
0 |
0 |
T31 |
780180 |
0 |
0 |
0 |
T40 |
51281 |
0 |
0 |
0 |
T41 |
0 |
2124 |
0 |
0 |
T48 |
0 |
9497 |
0 |
0 |
T49 |
0 |
2744 |
0 |
0 |
T50 |
0 |
6900 |
0 |
0 |
T51 |
0 |
1913 |
0 |
0 |
T52 |
0 |
8996 |
0 |
0 |
T53 |
50760 |
0 |
0 |
0 |
T54 |
130925 |
0 |
0 |
0 |
T55 |
101809 |
0 |
0 |
0 |
T56 |
181722 |
0 |
0 |
0 |
T57 |
50895 |
0 |
0 |
0 |
T58 |
128223 |
0 |
0 |
0 |
T59 |
51952 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1176 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T22 |
200754 |
4 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T31 |
780180 |
0 |
0 |
0 |
T40 |
51281 |
0 |
0 |
0 |
T41 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
50760 |
0 |
0 |
0 |
T54 |
130925 |
0 |
0 |
0 |
T55 |
101809 |
0 |
0 |
0 |
T56 |
181722 |
0 |
0 |
0 |
T57 |
50895 |
0 |
0 |
0 |
T58 |
128223 |
0 |
0 |
0 |
T59 |
51952 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T23,T24 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T23,T24 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T23,T24 |
1 | 1 | Covered | T22,T23,T24 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T22,T23,T24 |
0 |
0 |
1 |
Covered |
T22,T23,T24 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T22,T23,T24 |
0 |
0 |
1 |
Covered |
T22,T23,T24 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
964142 |
0 |
0 |
T20 |
0 |
1044 |
0 |
0 |
T22 |
200754 |
2651 |
0 |
0 |
T23 |
0 |
1191 |
0 |
0 |
T24 |
0 |
4771 |
0 |
0 |
T31 |
780180 |
0 |
0 |
0 |
T40 |
51281 |
0 |
0 |
0 |
T41 |
0 |
1270 |
0 |
0 |
T48 |
0 |
5490 |
0 |
0 |
T49 |
0 |
2712 |
0 |
0 |
T50 |
0 |
5411 |
0 |
0 |
T51 |
0 |
1191 |
0 |
0 |
T52 |
0 |
5489 |
0 |
0 |
T53 |
50760 |
0 |
0 |
0 |
T54 |
130925 |
0 |
0 |
0 |
T55 |
101809 |
0 |
0 |
0 |
T56 |
181722 |
0 |
0 |
0 |
T57 |
50895 |
0 |
0 |
0 |
T58 |
128223 |
0 |
0 |
0 |
T59 |
51952 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1063 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T22 |
200754 |
3 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T31 |
780180 |
0 |
0 |
0 |
T40 |
51281 |
0 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
50760 |
0 |
0 |
0 |
T54 |
130925 |
0 |
0 |
0 |
T55 |
101809 |
0 |
0 |
0 |
T56 |
181722 |
0 |
0 |
0 |
T57 |
50895 |
0 |
0 |
0 |
T58 |
128223 |
0 |
0 |
0 |
T59 |
51952 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T25 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T3,T9,T25 |
1 | 1 | Covered | T3,T9,T25 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T25 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T9,T25 |
1 | 1 | Covered | T3,T9,T25 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T25 |
0 |
0 |
1 |
Covered |
T3,T9,T25 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T25 |
0 |
0 |
1 |
Covered |
T3,T9,T25 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6898256 |
0 |
0 |
T3 |
674743 |
18311 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
115759 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T25 |
0 |
1080 |
0 |
0 |
T26 |
0 |
111619 |
0 |
0 |
T36 |
0 |
48835 |
0 |
0 |
T56 |
0 |
135014 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
23894 |
0 |
0 |
T80 |
0 |
96975 |
0 |
0 |
T81 |
0 |
22955 |
0 |
0 |
T82 |
0 |
24434 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6798 |
0 |
0 |
T3 |
674743 |
51 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
66 |
0 |
0 |
T36 |
0 |
74 |
0 |
0 |
T56 |
0 |
81 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
65 |
0 |
0 |
T80 |
0 |
57 |
0 |
0 |
T81 |
0 |
56 |
0 |
0 |
T82 |
0 |
62 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6855244 |
0 |
0 |
T3 |
674743 |
22284 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
89897 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
148271 |
0 |
0 |
T36 |
0 |
51889 |
0 |
0 |
T56 |
0 |
103726 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
26255 |
0 |
0 |
T80 |
0 |
95910 |
0 |
0 |
T81 |
0 |
20384 |
0 |
0 |
T82 |
0 |
27804 |
0 |
0 |
T83 |
0 |
22057 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6766 |
0 |
0 |
T3 |
674743 |
65 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
89 |
0 |
0 |
T36 |
0 |
80 |
0 |
0 |
T56 |
0 |
63 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
72 |
0 |
0 |
T80 |
0 |
57 |
0 |
0 |
T81 |
0 |
52 |
0 |
0 |
T82 |
0 |
73 |
0 |
0 |
T83 |
0 |
56 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6924212 |
0 |
0 |
T3 |
674743 |
20957 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
115218 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
142202 |
0 |
0 |
T36 |
0 |
61928 |
0 |
0 |
T56 |
0 |
122355 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
32621 |
0 |
0 |
T80 |
0 |
117378 |
0 |
0 |
T81 |
0 |
20741 |
0 |
0 |
T82 |
0 |
22023 |
0 |
0 |
T83 |
0 |
21575 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
6949 |
0 |
0 |
T3 |
674743 |
65 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
85 |
0 |
0 |
T36 |
0 |
95 |
0 |
0 |
T56 |
0 |
74 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
91 |
0 |
0 |
T80 |
0 |
70 |
0 |
0 |
T81 |
0 |
56 |
0 |
0 |
T82 |
0 |
60 |
0 |
0 |
T83 |
0 |
56 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7043434 |
0 |
0 |
T3 |
674743 |
19833 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
133965 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
125724 |
0 |
0 |
T36 |
0 |
49785 |
0 |
0 |
T56 |
0 |
142827 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
32337 |
0 |
0 |
T80 |
0 |
133132 |
0 |
0 |
T81 |
0 |
19978 |
0 |
0 |
T82 |
0 |
21546 |
0 |
0 |
T83 |
0 |
19052 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7026 |
0 |
0 |
T3 |
674743 |
65 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
81 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
75 |
0 |
0 |
T36 |
0 |
81 |
0 |
0 |
T56 |
0 |
86 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
91 |
0 |
0 |
T80 |
0 |
80 |
0 |
0 |
T81 |
0 |
56 |
0 |
0 |
T82 |
0 |
60 |
0 |
0 |
T83 |
0 |
51 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T25 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T3,T9,T25 |
1 | 1 | Covered | T3,T9,T25 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T25 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T9,T25 |
1 | 1 | Covered | T3,T9,T25 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T25 |
0 |
0 |
1 |
Covered |
T3,T9,T25 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T25 |
0 |
0 |
1 |
Covered |
T3,T9,T25 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1100302 |
0 |
0 |
T3 |
674743 |
408 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6645 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T25 |
0 |
1076 |
0 |
0 |
T26 |
0 |
7194 |
0 |
0 |
T36 |
0 |
7054 |
0 |
0 |
T56 |
0 |
7751 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
2302 |
0 |
0 |
T80 |
0 |
1452 |
0 |
0 |
T81 |
0 |
810 |
0 |
0 |
T82 |
0 |
2213 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1208 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1061357 |
0 |
0 |
T3 |
674743 |
375 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6605 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
7154 |
0 |
0 |
T36 |
0 |
6433 |
0 |
0 |
T56 |
0 |
7701 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
2242 |
0 |
0 |
T80 |
0 |
1422 |
0 |
0 |
T81 |
0 |
696 |
0 |
0 |
T82 |
0 |
1990 |
0 |
0 |
T83 |
0 |
446 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1170 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
6 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1075383 |
0 |
0 |
T3 |
674743 |
318 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6565 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
7114 |
0 |
0 |
T36 |
0 |
5912 |
0 |
0 |
T56 |
0 |
7651 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
2182 |
0 |
0 |
T80 |
0 |
1375 |
0 |
0 |
T81 |
0 |
718 |
0 |
0 |
T82 |
0 |
1778 |
0 |
0 |
T83 |
0 |
397 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1203 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
6 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T9,T26 |
1 | 1 | Covered | T3,T9,T26 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T3,T9,T26 |
0 |
0 |
1 |
Covered |
T3,T9,T26 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1069472 |
0 |
0 |
T3 |
674743 |
366 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6525 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
7074 |
0 |
0 |
T36 |
0 |
5558 |
0 |
0 |
T56 |
0 |
7601 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
2122 |
0 |
0 |
T80 |
0 |
1318 |
0 |
0 |
T81 |
0 |
734 |
0 |
0 |
T82 |
0 |
2135 |
0 |
0 |
T83 |
0 |
482 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1200 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
0 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
6 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7603658 |
0 |
0 |
T2 |
134894 |
19506 |
0 |
0 |
T3 |
674743 |
18817 |
0 |
0 |
T5 |
292790 |
1426 |
0 |
0 |
T6 |
813558 |
12504 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
350 |
0 |
0 |
T9 |
0 |
115875 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T25 |
0 |
1060 |
0 |
0 |
T26 |
0 |
111727 |
0 |
0 |
T46 |
0 |
295 |
0 |
0 |
T47 |
0 |
359 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7453 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
51 |
0 |
0 |
T5 |
292790 |
1 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
1 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
66 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7503290 |
0 |
0 |
T2 |
134894 |
19484 |
0 |
0 |
T3 |
674743 |
22930 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12490 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
89981 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
148425 |
0 |
0 |
T31 |
0 |
8091 |
0 |
0 |
T36 |
0 |
51761 |
0 |
0 |
T56 |
0 |
103822 |
0 |
0 |
T79 |
0 |
26363 |
0 |
0 |
T80 |
0 |
96407 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7372 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
65 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
54 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
89 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
80 |
0 |
0 |
T56 |
0 |
63 |
0 |
0 |
T79 |
0 |
72 |
0 |
0 |
T80 |
0 |
57 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7558667 |
0 |
0 |
T2 |
134894 |
19462 |
0 |
0 |
T3 |
674743 |
21696 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12476 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
115334 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
142348 |
0 |
0 |
T31 |
0 |
8046 |
0 |
0 |
T36 |
0 |
62403 |
0 |
0 |
T56 |
0 |
122473 |
0 |
0 |
T79 |
0 |
32767 |
0 |
0 |
T80 |
0 |
118010 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7548 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
65 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
85 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
95 |
0 |
0 |
T56 |
0 |
74 |
0 |
0 |
T79 |
0 |
91 |
0 |
0 |
T80 |
0 |
70 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7666693 |
0 |
0 |
T2 |
134894 |
19440 |
0 |
0 |
T3 |
674743 |
20405 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12462 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
134103 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
125850 |
0 |
0 |
T31 |
0 |
8008 |
0 |
0 |
T36 |
0 |
50293 |
0 |
0 |
T56 |
0 |
142969 |
0 |
0 |
T79 |
0 |
32483 |
0 |
0 |
T80 |
0 |
133840 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
7657 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
65 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
81 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
75 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
81 |
0 |
0 |
T56 |
0 |
86 |
0 |
0 |
T79 |
0 |
91 |
0 |
0 |
T80 |
0 |
80 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1748967 |
0 |
0 |
T2 |
134894 |
19418 |
0 |
0 |
T3 |
674743 |
394 |
0 |
0 |
T5 |
292790 |
1416 |
0 |
0 |
T6 |
813558 |
12448 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
340 |
0 |
0 |
T9 |
0 |
6629 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T25 |
0 |
1051 |
0 |
0 |
T26 |
0 |
7178 |
0 |
0 |
T46 |
0 |
293 |
0 |
0 |
T47 |
0 |
349 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1840 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
1 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1634540 |
0 |
0 |
T2 |
134894 |
19396 |
0 |
0 |
T3 |
674743 |
350 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12434 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6589 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
7138 |
0 |
0 |
T31 |
0 |
7948 |
0 |
0 |
T36 |
0 |
6236 |
0 |
0 |
T56 |
0 |
7681 |
0 |
0 |
T79 |
0 |
2218 |
0 |
0 |
T80 |
0 |
1399 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1739 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1668130 |
0 |
0 |
T2 |
134894 |
19374 |
0 |
0 |
T3 |
674743 |
399 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12420 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6549 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
7098 |
0 |
0 |
T31 |
0 |
7908 |
0 |
0 |
T36 |
0 |
5667 |
0 |
0 |
T56 |
0 |
7631 |
0 |
0 |
T79 |
0 |
2158 |
0 |
0 |
T80 |
0 |
1353 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1777 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1639327 |
0 |
0 |
T2 |
134894 |
19352 |
0 |
0 |
T3 |
674743 |
351 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12406 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6509 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
7058 |
0 |
0 |
T31 |
0 |
7872 |
0 |
0 |
T36 |
0 |
5327 |
0 |
0 |
T56 |
0 |
7581 |
0 |
0 |
T79 |
0 |
2098 |
0 |
0 |
T80 |
0 |
1304 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1771 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1707470 |
0 |
0 |
T2 |
134894 |
19330 |
0 |
0 |
T3 |
674743 |
392 |
0 |
0 |
T5 |
292790 |
1409 |
0 |
0 |
T6 |
813558 |
12392 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
334 |
0 |
0 |
T9 |
0 |
6621 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T25 |
0 |
1033 |
0 |
0 |
T26 |
0 |
7170 |
0 |
0 |
T46 |
0 |
291 |
0 |
0 |
T47 |
0 |
344 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1827 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
1 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1659178 |
0 |
0 |
T2 |
134894 |
19308 |
0 |
0 |
T3 |
674743 |
341 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12378 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6581 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
7130 |
0 |
0 |
T31 |
0 |
7821 |
0 |
0 |
T36 |
0 |
6109 |
0 |
0 |
T56 |
0 |
7671 |
0 |
0 |
T79 |
0 |
2206 |
0 |
0 |
T80 |
0 |
1393 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1766 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1661175 |
0 |
0 |
T2 |
134894 |
19286 |
0 |
0 |
T3 |
674743 |
382 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12364 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6541 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
7090 |
0 |
0 |
T31 |
0 |
7796 |
0 |
0 |
T36 |
0 |
5753 |
0 |
0 |
T56 |
0 |
7621 |
0 |
0 |
T79 |
0 |
2146 |
0 |
0 |
T80 |
0 |
1336 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1785 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T2,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T2,T3,T6 |
0 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1655817 |
0 |
0 |
T2 |
134894 |
19264 |
0 |
0 |
T3 |
674743 |
341 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
12350 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
6501 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
7050 |
0 |
0 |
T31 |
0 |
7751 |
0 |
0 |
T36 |
0 |
5623 |
0 |
0 |
T56 |
0 |
7571 |
0 |
0 |
T79 |
0 |
2086 |
0 |
0 |
T80 |
0 |
1292 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1780 |
0 |
0 |
T2 |
134894 |
11 |
0 |
0 |
T3 |
674743 |
1 |
0 |
0 |
T5 |
292790 |
0 |
0 |
0 |
T6 |
813558 |
7 |
0 |
0 |
T7 |
129987 |
0 |
0 |
0 |
T8 |
169626 |
0 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
250655 |
0 |
0 |
0 |
T13 |
243442 |
0 |
0 |
0 |
T14 |
59407 |
0 |
0 |
0 |
T15 |
101940 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T79 |
0 |
6 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T19,T20 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T8,T19,T20 |
1 | 1 | Covered | T8,T19,T20 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T19,T20 |
1 | - | Covered | T8,T19,T20 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T19,T20 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T19,T20 |
1 | 1 | Covered | T8,T19,T20 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T8,T19,T20 |
0 |
0 |
1 |
Covered |
T8,T19,T20 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T2 |
0 |
1 |
- |
Covered |
T8,T19,T20 |
0 |
0 |
1 |
Covered |
T8,T19,T20 |
0 |
0 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
886185 |
0 |
0 |
T8 |
169626 |
717 |
0 |
0 |
T9 |
714606 |
0 |
0 |
0 |
T10 |
107149 |
0 |
0 |
0 |
T19 |
0 |
586 |
0 |
0 |
T20 |
0 |
679 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T41 |
0 |
913 |
0 |
0 |
T43 |
0 |
1871 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T62 |
88189 |
0 |
0 |
0 |
T63 |
525843 |
0 |
0 |
0 |
T64 |
65088 |
0 |
0 |
0 |
T66 |
0 |
1392 |
0 |
0 |
T67 |
0 |
1922 |
0 |
0 |
T68 |
0 |
4540 |
0 |
0 |
T69 |
260762 |
0 |
0 |
0 |
T70 |
51251 |
0 |
0 |
0 |
T84 |
0 |
2994 |
0 |
0 |
T85 |
0 |
1675 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7116922 |
6263408 |
0 |
0 |
T1 |
2325 |
725 |
0 |
0 |
T2 |
26978 |
26516 |
0 |
0 |
T3 |
6426 |
6026 |
0 |
0 |
T4 |
408 |
8 |
0 |
0 |
T5 |
6099 |
1484 |
0 |
0 |
T6 |
16271 |
15833 |
0 |
0 |
T12 |
521 |
121 |
0 |
0 |
T13 |
502 |
102 |
0 |
0 |
T14 |
494 |
94 |
0 |
0 |
T15 |
408 |
8 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1008 |
0 |
0 |
T8 |
169626 |
2 |
0 |
0 |
T9 |
714606 |
0 |
0 |
0 |
T10 |
107149 |
0 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
171263 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T61 |
122504 |
0 |
0 |
0 |
T62 |
88189 |
0 |
0 |
0 |
T63 |
525843 |
0 |
0 |
0 |
T64 |
65088 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
260762 |
0 |
0 |
0 |
T70 |
51251 |
0 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182511193 |
1180473963 |
0 |
0 |
T1 |
100161 |
100129 |
0 |
0 |
T2 |
134894 |
134583 |
0 |
0 |
T3 |
674743 |
674677 |
0 |
0 |
T4 |
57296 |
57207 |
0 |
0 |
T5 |
292790 |
290468 |
0 |
0 |
T6 |
813558 |
811650 |
0 |
0 |
T12 |
250655 |
250587 |
0 |
0 |
T13 |
243442 |
243391 |
0 |
0 |
T14 |
59407 |
59322 |
0 |
0 |
T15 |
101940 |
101841 |
0 |
0 |