dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.66 97.83 90.48 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.66 97.83 90.48 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T3,T27

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT1,T3,T27

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T3,T27

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T3,T27
10CoveredT1,T4,T5
11CoveredT1,T3,T27

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T3,T27
01CoveredT34,T32,T113
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T3,T27
01CoveredT1,T34,T31
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T3,T27
1-CoveredT1,T34,T31

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T3,T27
DetectSt 168 Covered T1,T3,T27
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T1,T3,T27


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T3,T27
DebounceSt->IdleSt 163 Covered T27,T42,T63
DetectSt->IdleSt 186 Covered T34,T32,T113
DetectSt->StableSt 191 Covered T1,T3,T27
IdleSt->DebounceSt 148 Covered T1,T3,T27
StableSt->IdleSt 206 Covered T1,T27,T34



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T3,T27
0 1 Covered T1,T3,T27
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T27
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T3,T27
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T42,T63
DebounceSt - 0 1 1 - - - Covered T1,T3,T27
DebounceSt - 0 1 0 - - - Covered T27,T101,T132
DebounceSt - 0 0 - - - - Covered T1,T3,T27
DetectSt - - - - 1 - - Covered T34,T32,T113
DetectSt - - - - 0 1 - Covered T1,T3,T27
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T34,T31
StableSt - - - - - - 0 Covered T1,T3,T27
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7906335 129 0 0
CntIncr_A 7906335 59408 0 0
CntNoWrap_A 7906335 7292264 0 0
DetectStDropOut_A 7906335 5 0 0
DetectedOut_A 7906335 14962 0 0
DetectedPulseOut_A 7906335 56 0 0
DisabledIdleSt_A 7906335 7161265 0 0
DisabledNoDetection_A 7906335 7163509 0 0
EnterDebounceSt_A 7906335 69 0 0
EnterDetectSt_A 7906335 61 0 0
EnterStableSt_A 7906335 56 0 0
PulseIsPulse_A 7906335 56 0 0
StayInStableSt 7906335 14881 0 0
gen_high_level_sva.HighLevelEvent_A 7906335 7294690 0 0
gen_not_sticky_sva.StableStDropOut_A 7906335 31 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 129 0 0
T1 15218 2 0 0
T2 2227 0 0 0
T3 578 2 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 3 0 0
T30 0 2 0 0
T31 0 4 0 0
T32 0 4 0 0
T34 0 4 0 0
T42 0 1 0 0
T63 0 1 0 0
T101 0 3 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 59408 0 0
T1 15218 59 0 0
T2 2227 0 0 0
T3 578 20 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 74 0 0
T30 0 16 0 0
T31 0 112 0 0
T32 0 164 0 0
T34 0 86 0 0
T42 0 17 0 0
T63 0 17 0 0
T101 0 78 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7292264 0 0
T1 15218 9758 0 0
T2 2227 624 0 0
T3 578 175 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 5 0 0
T32 0 1 0 0
T34 752 1 0 0
T42 6182 0 0 0
T51 136984 0 0 0
T78 935 0 0 0
T94 407 0 0 0
T95 542 0 0 0
T96 504 0 0 0
T113 0 1 0 0
T135 528 0 0 0
T161 0 1 0 0
T196 0 1 0 0
T208 423 0 0 0
T209 423 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 14962 0 0
T1 15218 188 0 0
T2 2227 0 0 0
T3 578 148 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 198 0 0
T30 0 215 0 0
T31 0 145 0 0
T32 0 66 0 0
T34 0 44 0 0
T101 0 25 0 0
T130 0 72 0 0
T148 0 220 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 56 0 0
T1 15218 1 0 0
T2 2227 0 0 0
T3 578 1 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 1 0 0
T30 0 1 0 0
T31 0 2 0 0
T32 0 1 0 0
T34 0 1 0 0
T101 0 1 0 0
T130 0 1 0 0
T148 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7161265 0 0
T1 15218 9402 0 0
T2 2227 624 0 0
T3 578 3 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7163509 0 0
T1 15218 9419 0 0
T2 2227 627 0 0
T3 578 3 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 69 0 0
T1 15218 1 0 0
T2 2227 0 0 0
T3 578 1 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 2 0 0
T30 0 1 0 0
T31 0 2 0 0
T32 0 2 0 0
T34 0 2 0 0
T42 0 1 0 0
T63 0 1 0 0
T101 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 61 0 0
T1 15218 1 0 0
T2 2227 0 0 0
T3 578 1 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 1 0 0
T30 0 1 0 0
T31 0 2 0 0
T32 0 2 0 0
T34 0 2 0 0
T101 0 1 0 0
T130 0 1 0 0
T148 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 56 0 0
T1 15218 1 0 0
T2 2227 0 0 0
T3 578 1 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 1 0 0
T30 0 1 0 0
T31 0 2 0 0
T32 0 1 0 0
T34 0 1 0 0
T101 0 1 0 0
T130 0 1 0 0
T148 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 56 0 0
T1 15218 1 0 0
T2 2227 0 0 0
T3 578 1 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 1 0 0
T30 0 1 0 0
T31 0 2 0 0
T32 0 1 0 0
T34 0 1 0 0
T101 0 1 0 0
T130 0 1 0 0
T148 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 14881 0 0
T1 15218 187 0 0
T2 2227 0 0 0
T3 578 146 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T27 0 196 0 0
T30 0 213 0 0
T31 0 142 0 0
T32 0 65 0 0
T34 0 43 0 0
T101 0 24 0 0
T130 0 70 0 0
T148 0 216 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7294690 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 178 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 31 0 0
T1 15218 1 0 0
T2 2227 0 0 0
T3 578 0 0 0
T4 422 0 0 0
T5 501 0 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T31 0 1 0 0
T32 0 1 0 0
T34 0 1 0 0
T101 0 1 0 0
T118 0 1 0 0
T133 0 1 0 0
T147 0 1 0 0
T185 0 1 0 0
T216 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT42,T31,T29

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT42,T31,T29

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT31,T29,T32

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T11,T27
10CoveredT1,T4,T5
11CoveredT42,T31,T29

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT31,T29,T32
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT31,T29,T32
01CoveredT31,T29,T32
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT31,T29,T32
1-CoveredT31,T29,T32

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T42,T31,T29
DetectSt 168 Covered T31,T29,T32
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T31,T29,T32


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T31,T29,T32
DebounceSt->IdleSt 163 Covered T42,T63,T67
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T31,T29,T32
IdleSt->DebounceSt 148 Covered T42,T31,T29
StableSt->IdleSt 206 Covered T31,T29,T32



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T42,T31,T29
0 1 Covered T42,T31,T29
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T31,T29,T32
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T42,T31,T29
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T42,T63
DebounceSt - 0 1 1 - - - Covered T31,T29,T32
DebounceSt - 0 1 0 - - - Covered T67,T217,T218
DebounceSt - 0 0 - - - - Covered T42,T31,T29
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T31,T29,T32
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T31,T29,T32
StableSt - - - - - - 0 Covered T31,T29,T32
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7906335 91 0 0
CntIncr_A 7906335 32124 0 0
CntNoWrap_A 7906335 7292302 0 0
DetectStDropOut_A 7906335 0 0 0
DetectedOut_A 7906335 53821 0 0
DetectedPulseOut_A 7906335 43 0 0
DisabledIdleSt_A 7906335 6863904 0 0
DisabledNoDetection_A 7906335 6866146 0 0
EnterDebounceSt_A 7906335 48 0 0
EnterDetectSt_A 7906335 43 0 0
EnterStableSt_A 7906335 43 0 0
PulseIsPulse_A 7906335 43 0 0
StayInStableSt 7906335 53755 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7906335 5891 0 0
gen_low_level_sva.LowLevelEvent_A 7906335 7294690 0 0
gen_not_sticky_sva.StableStDropOut_A 7906335 20 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 91 0 0
T29 0 4 0 0
T31 0 2 0 0
T32 0 6 0 0
T33 0 2 0 0
T42 6182 1 0 0
T51 136984 0 0 0
T63 0 1 0 0
T66 0 2 0 0
T94 407 0 0 0
T95 542 0 0 0
T96 504 0 0 0
T121 0 2 0 0
T132 0 2 0 0
T156 0 2 0 0
T208 423 0 0 0
T209 423 0 0 0
T210 522 0 0 0
T211 526 0 0 0
T212 402 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 32124 0 0
T29 0 168 0 0
T31 0 56 0 0
T32 0 183 0 0
T33 0 94 0 0
T42 6182 17 0 0
T51 136984 0 0 0
T63 0 17 0 0
T66 0 49 0 0
T94 407 0 0 0
T95 542 0 0 0
T96 504 0 0 0
T121 0 29475 0 0
T132 0 86 0 0
T156 0 14 0 0
T208 423 0 0 0
T209 423 0 0 0
T210 522 0 0 0
T211 526 0 0 0
T212 402 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7292302 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 177 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 53821 0 0
T26 19358 0 0 0
T29 1118 200 0 0
T31 937 39 0 0
T32 0 118 0 0
T33 0 359 0 0
T60 1972 0 0 0
T61 2564 0 0 0
T66 0 1 0 0
T67 0 130 0 0
T98 25440 0 0 0
T121 0 50681 0 0
T132 0 39 0 0
T133 0 72 0 0
T156 0 113 0 0
T172 426 0 0 0
T213 413 0 0 0
T214 4402 0 0 0
T215 26744 0 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 43 0 0
T26 19358 0 0 0
T29 1118 2 0 0
T31 937 1 0 0
T32 0 3 0 0
T33 0 1 0 0
T60 1972 0 0 0
T61 2564 0 0 0
T66 0 1 0 0
T67 0 1 0 0
T98 25440 0 0 0
T121 0 1 0 0
T132 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T172 426 0 0 0
T213 413 0 0 0
T214 4402 0 0 0
T215 26744 0 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 6863904 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 3 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 6866146 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 3 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 48 0 0
T29 0 2 0 0
T31 0 1 0 0
T32 0 3 0 0
T33 0 1 0 0
T42 6182 1 0 0
T51 136984 0 0 0
T63 0 1 0 0
T66 0 1 0 0
T94 407 0 0 0
T95 542 0 0 0
T96 504 0 0 0
T121 0 1 0 0
T132 0 1 0 0
T156 0 1 0 0
T208 423 0 0 0
T209 423 0 0 0
T210 522 0 0 0
T211 526 0 0 0
T212 402 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 43 0 0
T26 19358 0 0 0
T29 1118 2 0 0
T31 937 1 0 0
T32 0 3 0 0
T33 0 1 0 0
T60 1972 0 0 0
T61 2564 0 0 0
T66 0 1 0 0
T67 0 1 0 0
T98 25440 0 0 0
T121 0 1 0 0
T132 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T172 426 0 0 0
T213 413 0 0 0
T214 4402 0 0 0
T215 26744 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 43 0 0
T26 19358 0 0 0
T29 1118 2 0 0
T31 937 1 0 0
T32 0 3 0 0
T33 0 1 0 0
T60 1972 0 0 0
T61 2564 0 0 0
T66 0 1 0 0
T67 0 1 0 0
T98 25440 0 0 0
T121 0 1 0 0
T132 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T172 426 0 0 0
T213 413 0 0 0
T214 4402 0 0 0
T215 26744 0 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 43 0 0
T26 19358 0 0 0
T29 1118 2 0 0
T31 937 1 0 0
T32 0 3 0 0
T33 0 1 0 0
T60 1972 0 0 0
T61 2564 0 0 0
T66 0 1 0 0
T67 0 1 0 0
T98 25440 0 0 0
T121 0 1 0 0
T132 0 1 0 0
T133 0 1 0 0
T156 0 1 0 0
T172 426 0 0 0
T213 413 0 0 0
T214 4402 0 0 0
T215 26744 0 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 53755 0 0
T26 19358 0 0 0
T29 1118 197 0 0
T31 937 38 0 0
T32 0 113 0 0
T33 0 357 0 0
T60 1972 0 0 0
T61 2564 0 0 0
T67 0 128 0 0
T98 25440 0 0 0
T118 0 122 0 0
T121 0 50680 0 0
T132 0 37 0 0
T133 0 70 0 0
T156 0 111 0 0
T172 426 0 0 0
T213 413 0 0 0
T214 4402 0 0 0
T215 26744 0 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 5891 0 0
T1 15218 36 0 0
T2 2227 15 0 0
T3 578 0 0 0
T4 422 2 0 0
T5 501 1 0 0
T6 8611 24 0 0
T7 7367 28 0 0
T8 249850 22 0 0
T9 0 53 0 0
T13 581 0 0 0
T14 8246 30 0 0
T46 0 2 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7294690 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 178 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 20 0 0
T26 19358 0 0 0
T29 1118 1 0 0
T31 937 1 0 0
T32 0 1 0 0
T60 1972 0 0 0
T61 2564 0 0 0
T66 0 1 0 0
T76 0 1 0 0
T98 25440 0 0 0
T113 0 1 0 0
T118 0 1 0 0
T121 0 1 0 0
T172 426 0 0 0
T186 0 1 0 0
T188 0 2 0 0
T213 413 0 0 0
T214 4402 0 0 0
T215 26744 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT3,T35,T27

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT3,T35,T27

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT3,T35,T27

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T35,T27
10CoveredT1,T4,T5
11CoveredT3,T35,T27

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T35,T27
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T35,T27
01CoveredT27,T34,T31
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T35,T27
1-CoveredT27,T34,T31

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T35,T27
DetectSt 168 Covered T3,T35,T27
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T3,T35,T27


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T35,T27
DebounceSt->IdleSt 163 Covered T3,T42,T63
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T3,T35,T27
IdleSt->DebounceSt 148 Covered T3,T35,T27
StableSt->IdleSt 206 Covered T27,T34,T31



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T35,T27
0 1 Covered T3,T35,T27
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T35,T27
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T35,T27
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T42,T63
DebounceSt - 0 1 1 - - - Covered T3,T35,T27
DebounceSt - 0 1 0 - - - Covered T3,T71,T114
DebounceSt - 0 0 - - - - Covered T3,T35,T27
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T3,T35,T27
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T27,T34,T31
StableSt - - - - - - 0 Covered T3,T35,T27
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7906335 139 0 0
CntIncr_A 7906335 60809 0 0
CntNoWrap_A 7906335 7292254 0 0
DetectStDropOut_A 7906335 0 0 0
DetectedOut_A 7906335 17135 0 0
DetectedPulseOut_A 7906335 64 0 0
DisabledIdleSt_A 7906335 7145228 0 0
DisabledNoDetection_A 7906335 7147469 0 0
EnterDebounceSt_A 7906335 75 0 0
EnterDetectSt_A 7906335 64 0 0
EnterStableSt_A 7906335 64 0 0
PulseIsPulse_A 7906335 64 0 0
StayInStableSt 7906335 17037 0 0
gen_high_level_sva.HighLevelEvent_A 7906335 7294690 0 0
gen_not_sticky_sva.StableStDropOut_A 7906335 30 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 139 0 0
T3 578 3 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 6 0 0
T30 0 4 0 0
T31 0 4 0 0
T33 0 2 0 0
T34 0 4 0 0
T35 0 2 0 0
T42 0 1 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T63 0 1 0 0
T111 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 60809 0 0
T3 578 40 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 156 0 0
T30 0 32 0 0
T31 0 112 0 0
T33 0 94 0 0
T34 0 86 0 0
T35 0 98 0 0
T42 0 19 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T63 0 16 0 0
T111 0 91 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7292254 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 174 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 17135 0 0
T3 578 63 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 245 0 0
T30 0 75 0 0
T31 0 138 0 0
T33 0 360 0 0
T34 0 109 0 0
T35 0 144 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T111 0 139 0 0
T130 0 71 0 0
T148 0 221 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 64 0 0
T3 578 1 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 3 0 0
T30 0 2 0 0
T31 0 2 0 0
T33 0 1 0 0
T34 0 2 0 0
T35 0 1 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T111 0 1 0 0
T130 0 1 0 0
T148 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7145228 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 3 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7147469 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 3 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 75 0 0
T3 578 2 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 3 0 0
T30 0 2 0 0
T31 0 2 0 0
T33 0 1 0 0
T34 0 2 0 0
T35 0 1 0 0
T42 0 1 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T63 0 1 0 0
T111 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 64 0 0
T3 578 1 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 3 0 0
T30 0 2 0 0
T31 0 2 0 0
T33 0 1 0 0
T34 0 2 0 0
T35 0 1 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T111 0 1 0 0
T130 0 1 0 0
T148 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 64 0 0
T3 578 1 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 3 0 0
T30 0 2 0 0
T31 0 2 0 0
T33 0 1 0 0
T34 0 2 0 0
T35 0 1 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T111 0 1 0 0
T130 0 1 0 0
T148 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 64 0 0
T3 578 1 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 3 0 0
T30 0 2 0 0
T31 0 2 0 0
T33 0 1 0 0
T34 0 2 0 0
T35 0 1 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T111 0 1 0 0
T130 0 1 0 0
T148 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 17037 0 0
T3 578 61 0 0
T6 8611 0 0 0
T7 7367 0 0 0
T8 249850 0 0 0
T13 581 0 0 0
T14 8246 0 0 0
T18 686 0 0 0
T27 0 240 0 0
T30 0 73 0 0
T31 0 136 0 0
T33 0 358 0 0
T34 0 106 0 0
T35 0 142 0 0
T45 405 0 0 0
T46 416 0 0 0
T47 554 0 0 0
T111 0 137 0 0
T130 0 69 0 0
T148 0 217 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7294690 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 178 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 30 0 0
T22 25205 0 0 0
T24 14316 0 0 0
T27 5873 1 0 0
T30 0 2 0 0
T31 0 2 0 0
T34 752 1 0 0
T42 6182 0 0 0
T50 1705 0 0 0
T67 0 2 0 0
T78 935 0 0 0
T94 407 0 0 0
T95 542 0 0 0
T113 0 1 0 0
T118 0 1 0 0
T135 528 0 0 0
T136 0 1 0 0
T187 0 1 0 0
T219 0 2 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT11,T42,T29

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT11,T42,T29

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT11,T29,T30

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT11,T27,T42
10CoveredT1,T4,T5
11CoveredT11,T42,T29

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT11,T29,T30
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT11,T29,T30
01CoveredT11,T30,T156
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT11,T29,T30
1-CoveredT11,T30,T156

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T11,T42,T29
DetectSt 168 Covered T11,T29,T30
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T11,T29,T30


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T11,T29,T30
DebounceSt->IdleSt 163 Covered T42,T63,T219
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T11,T29,T30
IdleSt->DebounceSt 148 Covered T11,T42,T29
StableSt->IdleSt 206 Covered T11,T30,T131



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T11,T42,T29
0 1 Covered T11,T42,T29
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T11,T29,T30
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T11,T42,T29
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T42,T63
DebounceSt - 0 1 1 - - - Covered T11,T29,T30
DebounceSt - 0 1 0 - - - Covered T219
DebounceSt - 0 0 - - - - Covered T11,T42,T29
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T11,T29,T30
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T11,T30,T156
StableSt - - - - - - 0 Covered T11,T29,T30
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7906335 83 0 0
CntIncr_A 7906335 58859 0 0
CntNoWrap_A 7906335 7292310 0 0
DetectStDropOut_A 7906335 0 0 0
DetectedOut_A 7906335 2542 0 0
DetectedPulseOut_A 7906335 40 0 0
DisabledIdleSt_A 7906335 7135496 0 0
DisabledNoDetection_A 7906335 7137741 0 0
EnterDebounceSt_A 7906335 43 0 0
EnterDetectSt_A 7906335 40 0 0
EnterStableSt_A 7906335 40 0 0
PulseIsPulse_A 7906335 40 0 0
StayInStableSt 7906335 2481 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7906335 5950 0 0
gen_low_level_sva.LowLevelEvent_A 7906335 7294690 0 0
gen_not_sticky_sva.StableStDropOut_A 7906335 19 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 83 0 0
T11 3368 2 0 0
T12 2846 0 0 0
T29 0 2 0 0
T30 0 4 0 0
T38 758 0 0 0
T42 0 1 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T63 0 1 0 0
T66 0 2 0 0
T97 409 0 0 0
T131 0 2 0 0
T132 0 2 0 0
T146 0 2 0 0
T156 0 4 0 0
T205 578 0 0 0
T206 403 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 58859 0 0
T11 3368 54 0 0
T12 2846 0 0 0
T29 0 84 0 0
T30 0 32 0 0
T38 758 0 0 0
T42 0 18 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T63 0 17 0 0
T66 0 49 0 0
T97 409 0 0 0
T131 0 25 0 0
T132 0 86 0 0
T146 0 71 0 0
T156 0 28 0 0
T205 578 0 0 0
T206 403 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7292310 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 177 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 2542 0 0
T11 3368 43 0 0
T12 2846 0 0 0
T29 0 41 0 0
T30 0 89 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T66 0 89 0 0
T71 0 43 0 0
T97 409 0 0 0
T131 0 70 0 0
T132 0 38 0 0
T146 0 41 0 0
T156 0 118 0 0
T185 0 93 0 0
T205 578 0 0 0
T206 403 0 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 40 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T29 0 1 0 0
T30 0 2 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T66 0 1 0 0
T71 0 1 0 0
T97 409 0 0 0
T131 0 1 0 0
T132 0 1 0 0
T146 0 1 0 0
T156 0 2 0 0
T185 0 1 0 0
T205 578 0 0 0
T206 403 0 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7135496 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 177 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7137741 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 178 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 43 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T29 0 1 0 0
T30 0 2 0 0
T38 758 0 0 0
T42 0 1 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T63 0 1 0 0
T66 0 1 0 0
T97 409 0 0 0
T131 0 1 0 0
T132 0 1 0 0
T146 0 1 0 0
T156 0 2 0 0
T205 578 0 0 0
T206 403 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 40 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T29 0 1 0 0
T30 0 2 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T66 0 1 0 0
T71 0 1 0 0
T97 409 0 0 0
T131 0 1 0 0
T132 0 1 0 0
T146 0 1 0 0
T156 0 2 0 0
T185 0 1 0 0
T205 578 0 0 0
T206 403 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 40 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T29 0 1 0 0
T30 0 2 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T66 0 1 0 0
T71 0 1 0 0
T97 409 0 0 0
T131 0 1 0 0
T132 0 1 0 0
T146 0 1 0 0
T156 0 2 0 0
T185 0 1 0 0
T205 578 0 0 0
T206 403 0 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 40 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T29 0 1 0 0
T30 0 2 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T66 0 1 0 0
T71 0 1 0 0
T97 409 0 0 0
T131 0 1 0 0
T132 0 1 0 0
T146 0 1 0 0
T156 0 2 0 0
T185 0 1 0 0
T205 578 0 0 0
T206 403 0 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 2481 0 0
T11 3368 42 0 0
T12 2846 0 0 0
T29 0 39 0 0
T30 0 86 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T66 0 87 0 0
T71 0 41 0 0
T97 409 0 0 0
T131 0 68 0 0
T132 0 36 0 0
T146 0 39 0 0
T156 0 115 0 0
T185 0 92 0 0
T205 578 0 0 0
T206 403 0 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 5950 0 0
T1 15218 27 0 0
T2 2227 11 0 0
T3 578 1 0 0
T4 422 2 0 0
T5 501 4 0 0
T6 8611 33 0 0
T7 7367 34 0 0
T8 249850 23 0 0
T13 581 0 0 0
T14 8246 26 0 0
T46 0 2 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7294690 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 178 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 19 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T30 0 1 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T86 0 1 0 0
T97 409 0 0 0
T113 0 2 0 0
T133 0 2 0 0
T136 0 1 0 0
T156 0 1 0 0
T185 0 1 0 0
T186 0 1 0 0
T205 578 0 0 0
T206 403 0 0 0
T220 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT35,T27,T34

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT35,T27,T34

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT35,T27,T34

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT35,T27,T34
10CoveredT1,T4,T5
11CoveredT35,T27,T34

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT35,T27,T34
01CoveredT34
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT35,T27,T34
01CoveredT27,T34,T31
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT35,T27,T34
1-CoveredT27,T34,T31

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T35,T27,T34
DetectSt 168 Covered T35,T27,T34
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T35,T27,T34


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T35,T27,T34
DebounceSt->IdleSt 163 Covered T42,T63,T111
DetectSt->IdleSt 186 Covered T34
DetectSt->StableSt 191 Covered T35,T27,T34
IdleSt->DebounceSt 148 Covered T35,T27,T34
StableSt->IdleSt 206 Covered T27,T34,T31



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T35,T27,T34
0 1 Covered T35,T27,T34
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T35,T27,T34
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T35,T27,T34
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T42,T63
DebounceSt - 0 1 1 - - - Covered T35,T27,T34
DebounceSt - 0 1 0 - - - Covered T111,T118,T221
DebounceSt - 0 0 - - - - Covered T35,T27,T34
DetectSt - - - - 1 - - Covered T34
DetectSt - - - - 0 1 - Covered T35,T27,T34
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T27,T34,T31
StableSt - - - - - - 0 Covered T35,T27,T34
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7906335 116 0 0
CntIncr_A 7906335 35495 0 0
CntNoWrap_A 7906335 7292277 0 0
DetectStDropOut_A 7906335 1 0 0
DetectedOut_A 7906335 26467 0 0
DetectedPulseOut_A 7906335 53 0 0
DisabledIdleSt_A 7906335 7091093 0 0
DisabledNoDetection_A 7906335 7093338 0 0
EnterDebounceSt_A 7906335 62 0 0
EnterDetectSt_A 7906335 54 0 0
EnterStableSt_A 7906335 53 0 0
PulseIsPulse_A 7906335 53 0 0
StayInStableSt 7906335 26393 0 0
gen_high_level_sva.HighLevelEvent_A 7906335 7294690 0 0
gen_not_sticky_sva.StableStDropOut_A 7906335 32 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 116 0 0
T21 9264 0 0 0
T27 0 4 0 0
T31 0 6 0 0
T32 0 4 0 0
T34 0 4 0 0
T35 652 2 0 0
T36 15899 0 0 0
T40 664 0 0 0
T42 0 1 0 0
T55 489 0 0 0
T63 0 1 0 0
T65 0 2 0 0
T111 0 5 0 0
T121 0 2 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 35495 0 0
T21 9264 0 0 0
T27 0 119 0 0
T31 0 168 0 0
T32 0 164 0 0
T34 0 86 0 0
T35 652 98 0 0
T36 15899 0 0 0
T40 664 0 0 0
T42 0 19 0 0
T55 489 0 0 0
T63 0 16 0 0
T65 0 91 0 0
T111 0 129 0 0
T121 0 29475 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7292277 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 177 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 1 0 0
T34 752 1 0 0
T42 6182 0 0 0
T51 136984 0 0 0
T78 935 0 0 0
T94 407 0 0 0
T95 542 0 0 0
T96 504 0 0 0
T135 528 0 0 0
T208 423 0 0 0
T209 423 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 26467 0 0
T21 9264 0 0 0
T27 0 104 0 0
T31 0 201 0 0
T32 0 81 0 0
T34 0 70 0 0
T35 652 46 0 0
T36 15899 0 0 0
T40 664 0 0 0
T55 489 0 0 0
T65 0 42 0 0
T101 0 905 0 0
T111 0 102 0 0
T121 0 21163 0 0
T130 0 72 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 53 0 0
T21 9264 0 0 0
T27 0 2 0 0
T31 0 3 0 0
T32 0 2 0 0
T34 0 1 0 0
T35 652 1 0 0
T36 15899 0 0 0
T40 664 0 0 0
T55 489 0 0 0
T65 0 1 0 0
T101 0 1 0 0
T111 0 2 0 0
T121 0 1 0 0
T130 0 1 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7091093 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 177 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7093338 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 178 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 62 0 0
T21 9264 0 0 0
T27 0 2 0 0
T31 0 3 0 0
T32 0 2 0 0
T34 0 2 0 0
T35 652 1 0 0
T36 15899 0 0 0
T40 664 0 0 0
T42 0 1 0 0
T55 489 0 0 0
T63 0 1 0 0
T65 0 1 0 0
T111 0 3 0 0
T121 0 1 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 54 0 0
T21 9264 0 0 0
T27 0 2 0 0
T31 0 3 0 0
T32 0 2 0 0
T34 0 2 0 0
T35 652 1 0 0
T36 15899 0 0 0
T40 664 0 0 0
T55 489 0 0 0
T65 0 1 0 0
T101 0 1 0 0
T111 0 2 0 0
T121 0 1 0 0
T130 0 1 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 53 0 0
T21 9264 0 0 0
T27 0 2 0 0
T31 0 3 0 0
T32 0 2 0 0
T34 0 1 0 0
T35 652 1 0 0
T36 15899 0 0 0
T40 664 0 0 0
T55 489 0 0 0
T65 0 1 0 0
T101 0 1 0 0
T111 0 2 0 0
T121 0 1 0 0
T130 0 1 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 53 0 0
T21 9264 0 0 0
T27 0 2 0 0
T31 0 3 0 0
T32 0 2 0 0
T34 0 1 0 0
T35 652 1 0 0
T36 15899 0 0 0
T40 664 0 0 0
T55 489 0 0 0
T65 0 1 0 0
T101 0 1 0 0
T111 0 2 0 0
T121 0 1 0 0
T130 0 1 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 26393 0 0
T21 9264 0 0 0
T27 0 102 0 0
T31 0 197 0 0
T32 0 78 0 0
T34 0 69 0 0
T35 652 44 0 0
T36 15899 0 0 0
T40 664 0 0 0
T55 489 0 0 0
T65 0 40 0 0
T101 0 903 0 0
T111 0 99 0 0
T121 0 21162 0 0
T130 0 70 0 0
T222 1239 0 0 0
T223 508 0 0 0
T224 403 0 0 0
T225 402 0 0 0
T226 551 0 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7294690 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 178 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 32 0 0
T22 25205 0 0 0
T24 14316 0 0 0
T27 5873 2 0 0
T31 0 2 0 0
T32 0 1 0 0
T34 752 1 0 0
T42 6182 0 0 0
T50 1705 0 0 0
T67 0 2 0 0
T78 935 0 0 0
T94 407 0 0 0
T95 542 0 0 0
T111 0 1 0 0
T113 0 1 0 0
T121 0 1 0 0
T135 528 0 0 0
T136 0 1 0 0
T197 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464597.83
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323196.88
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT11,T27,T42

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT11,T27,T42

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT11,T27,T28

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T11,T27
10CoveredT1,T4,T5
11CoveredT11,T27,T42

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT11,T27,T28
01CoveredT67,T160
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT11,T27,T28
01CoveredT28,T31,T32
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT11,T27,T28
1-CoveredT28,T31,T32

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T11,T27,T42
DetectSt 168 Covered T11,T27,T28
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T11,T27,T28


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T11,T27,T28
DebounceSt->IdleSt 163 Covered T42,T63
DetectSt->IdleSt 186 Covered T67,T160
DetectSt->StableSt 191 Covered T11,T27,T28
IdleSt->DebounceSt 148 Covered T11,T27,T42
StableSt->IdleSt 206 Covered T27,T28,T31



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T11,T27,T42
0 1 Covered T11,T27,T42
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T11,T27,T28
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T11,T27,T42
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Covered T42,T63
DebounceSt - 0 1 1 - - - Covered T11,T27,T28
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T11,T27,T42
DetectSt - - - - 1 - - Covered T67,T160
DetectSt - - - - 0 1 - Covered T11,T27,T28
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T28,T31,T32
StableSt - - - - - - 0 Covered T11,T27,T28
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7906335 96 0 0
CntIncr_A 7906335 2486 0 0
CntNoWrap_A 7906335 7292297 0 0
DetectStDropOut_A 7906335 2 0 0
DetectedOut_A 7906335 3448 0 0
DetectedPulseOut_A 7906335 45 0 0
DisabledIdleSt_A 7906335 7044671 0 0
DisabledNoDetection_A 7906335 7046909 0 0
EnterDebounceSt_A 7906335 49 0 0
EnterDetectSt_A 7906335 47 0 0
EnterStableSt_A 7906335 45 0 0
PulseIsPulse_A 7906335 45 0 0
StayInStableSt 7906335 3379 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7906335 6689 0 0
gen_low_level_sva.LowLevelEvent_A 7906335 7294690 0 0
gen_not_sticky_sva.StableStDropOut_A 7906335 21 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 96 0 0
T11 3368 2 0 0
T12 2846 0 0 0
T27 0 2 0 0
T28 0 4 0 0
T31 0 4 0 0
T32 0 2 0 0
T38 758 0 0 0
T42 0 1 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T63 0 1 0 0
T67 0 4 0 0
T97 409 0 0 0
T101 0 2 0 0
T156 0 4 0 0
T205 578 0 0 0
T206 403 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 2486 0 0
T11 3368 54 0 0
T12 2846 0 0 0
T27 0 37 0 0
T28 0 84 0 0
T31 0 112 0 0
T32 0 82 0 0
T38 758 0 0 0
T42 0 18 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T63 0 17 0 0
T67 0 86 0 0
T97 409 0 0 0
T101 0 39 0 0
T156 0 28 0 0
T205 578 0 0 0
T206 403 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7292297 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 177 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 2 0 0
T67 859 1 0 0
T71 3175 0 0 0
T147 74843 0 0 0
T160 0 1 0 0
T198 1074 0 0 0
T199 6609 0 0 0
T207 504 0 0 0
T227 649 0 0 0
T228 31180 0 0 0
T229 4125 0 0 0
T230 739 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 3448 0 0
T11 3368 79 0 0
T12 2846 0 0 0
T27 0 198 0 0
T28 0 83 0 0
T31 0 42 0 0
T32 0 273 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T67 0 46 0 0
T71 0 42 0 0
T97 409 0 0 0
T101 0 43 0 0
T147 0 39 0 0
T156 0 99 0 0
T205 578 0 0 0
T206 403 0 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 45 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T27 0 1 0 0
T28 0 2 0 0
T31 0 2 0 0
T32 0 1 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T67 0 1 0 0
T71 0 1 0 0
T97 409 0 0 0
T101 0 1 0 0
T147 0 1 0 0
T156 0 2 0 0
T205 578 0 0 0
T206 403 0 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7044671 0 0
T1 15218 9760 0 0
T2 2227 624 0 0
T3 578 3 0 0
T4 422 21 0 0
T5 501 100 0 0
T6 8611 8205 0 0
T7 7367 6966 0 0
T8 249850 244264 0 0
T13 581 180 0 0
T14 8246 7845 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7046909 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 3 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 49 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T27 0 1 0 0
T28 0 2 0 0
T31 0 2 0 0
T32 0 1 0 0
T38 758 0 0 0
T42 0 1 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T63 0 1 0 0
T67 0 2 0 0
T97 409 0 0 0
T101 0 1 0 0
T156 0 2 0 0
T205 578 0 0 0
T206 403 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 47 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T27 0 1 0 0
T28 0 2 0 0
T31 0 2 0 0
T32 0 1 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T67 0 2 0 0
T71 0 1 0 0
T97 409 0 0 0
T101 0 1 0 0
T147 0 1 0 0
T156 0 2 0 0
T205 578 0 0 0
T206 403 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 45 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T27 0 1 0 0
T28 0 2 0 0
T31 0 2 0 0
T32 0 1 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T67 0 1 0 0
T71 0 1 0 0
T97 409 0 0 0
T101 0 1 0 0
T147 0 1 0 0
T156 0 2 0 0
T205 578 0 0 0
T206 403 0 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 45 0 0
T11 3368 1 0 0
T12 2846 0 0 0
T27 0 1 0 0
T28 0 2 0 0
T31 0 2 0 0
T32 0 1 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T67 0 1 0 0
T71 0 1 0 0
T97 409 0 0 0
T101 0 1 0 0
T147 0 1 0 0
T156 0 2 0 0
T205 578 0 0 0
T206 403 0 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 3379 0 0
T11 3368 77 0 0
T12 2846 0 0 0
T27 0 196 0 0
T28 0 80 0 0
T31 0 40 0 0
T32 0 272 0 0
T38 758 0 0 0
T52 495 0 0 0
T53 494 0 0 0
T57 1331 0 0 0
T58 539 0 0 0
T67 0 44 0 0
T71 0 40 0 0
T97 409 0 0 0
T101 0 42 0 0
T147 0 38 0 0
T156 0 96 0 0
T205 578 0 0 0
T206 403 0 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 6689 0 0
T1 15218 36 0 0
T2 2227 18 0 0
T3 578 0 0 0
T4 422 1 0 0
T5 501 6 0 0
T6 8611 28 0 0
T7 7367 25 0 0
T8 249850 32 0 0
T13 581 0 0 0
T14 8246 26 0 0
T18 0 3 0 0
T46 0 2 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 7294690 0 0
T1 15218 9778 0 0
T2 2227 627 0 0
T3 578 178 0 0
T4 422 22 0 0
T5 501 101 0 0
T6 8611 8207 0 0
T7 7367 6967 0 0
T8 249850 244277 0 0
T13 581 181 0 0
T14 8246 7846 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7906335 21 0 0
T25 12315 0 0 0
T28 655 1 0 0
T29 1118 0 0 0
T31 937 2 0 0
T32 0 1 0 0
T60 1972 0 0 0
T101 0 1 0 0
T113 0 1 0 0
T118 0 1 0 0
T147 0 1 0 0
T156 0 1 0 0
T158 0 2 0 0
T168 427 0 0 0
T169 431 0 0 0
T170 507 0 0 0
T171 422 0 0 0
T172 426 0 0 0
T231 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%