Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T34,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T34,T23,T24 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
221683 |
0 |
0 |
| T1 |
332965 |
0 |
0 |
0 |
| T2 |
4712142 |
42 |
0 |
0 |
| T3 |
4557556 |
3 |
0 |
0 |
| T5 |
241077 |
0 |
0 |
0 |
| T6 |
4601726 |
12 |
0 |
0 |
| T7 |
1929730 |
24 |
0 |
0 |
| T8 |
754160 |
42 |
0 |
0 |
| T9 |
1006374 |
0 |
0 |
0 |
| T10 |
111958 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
2871730 |
0 |
0 |
0 |
| T15 |
723499 |
0 |
0 |
0 |
| T16 |
954846 |
0 |
0 |
0 |
| T17 |
1342761 |
0 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T25 |
622840 |
0 |
0 |
0 |
| T27 |
3853397 |
16 |
0 |
0 |
| T28 |
1654367 |
14 |
0 |
0 |
| T29 |
843860 |
12 |
0 |
0 |
| T37 |
0 |
44 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
18 |
0 |
0 |
| T43 |
0 |
3 |
0 |
0 |
| T44 |
0 |
18 |
0 |
0 |
| T45 |
0 |
14 |
0 |
0 |
| T46 |
0 |
12 |
0 |
0 |
| T47 |
0 |
16 |
0 |
0 |
| T48 |
0 |
18 |
0 |
0 |
| T49 |
541422 |
0 |
0 |
0 |
| T50 |
598430 |
0 |
0 |
0 |
| T51 |
835140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
223650 |
0 |
0 |
| T1 |
3384 |
0 |
0 |
0 |
| T2 |
4440939 |
42 |
0 |
0 |
| T3 |
4365417 |
3 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
4422942 |
12 |
0 |
0 |
| T7 |
1929730 |
24 |
0 |
0 |
| T8 |
754160 |
42 |
0 |
0 |
| T9 |
1006374 |
0 |
0 |
0 |
| T10 |
111958 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
2667428 |
0 |
0 |
0 |
| T15 |
672644 |
0 |
0 |
0 |
| T16 |
912429 |
0 |
0 |
0 |
| T17 |
1282604 |
0 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T25 |
622840 |
0 |
0 |
0 |
| T27 |
3853397 |
16 |
0 |
0 |
| T28 |
1654367 |
14 |
0 |
0 |
| T29 |
843860 |
12 |
0 |
0 |
| T37 |
0 |
44 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
18 |
0 |
0 |
| T43 |
0 |
3 |
0 |
0 |
| T44 |
0 |
18 |
0 |
0 |
| T45 |
0 |
14 |
0 |
0 |
| T46 |
0 |
12 |
0 |
0 |
| T47 |
0 |
16 |
0 |
0 |
| T48 |
0 |
18 |
0 |
0 |
| T49 |
541422 |
0 |
0 |
0 |
| T50 |
598430 |
0 |
0 |
0 |
| T51 |
835140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T31,T21,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T31,T21,T18 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1849 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T49 |
629 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1907 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T49 |
25153 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T31,T21,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T31,T21,T18 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1899 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T49 |
25153 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1899 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T49 |
629 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T22,T23 |
| 1 | 1 | Covered | T34,T23,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T23,T78 |
| 1 | 1 | Covered | T34,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
894 |
0 |
0 |
| T22 |
660 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
1892 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
2525 |
0 |
0 |
0 |
| T47 |
1638 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
427 |
0 |
0 |
0 |
| T58 |
609 |
0 |
0 |
0 |
| T59 |
495 |
0 |
0 |
0 |
| T60 |
502 |
0 |
0 |
0 |
| T61 |
497 |
0 |
0 |
0 |
| T62 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
950 |
0 |
0 |
| T22 |
200014 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
98807 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
277768 |
0 |
0 |
0 |
| T47 |
163896 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
51257 |
0 |
0 |
0 |
| T58 |
85389 |
0 |
0 |
0 |
| T59 |
123849 |
0 |
0 |
0 |
| T60 |
246342 |
0 |
0 |
0 |
| T61 |
241501 |
0 |
0 |
0 |
| T62 |
200821 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T22,T23 |
| 1 | 1 | Covered | T34,T23,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T23,T78 |
| 1 | 1 | Covered | T34,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
944 |
0 |
0 |
| T22 |
200014 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
98807 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
277768 |
0 |
0 |
0 |
| T47 |
163896 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
51257 |
0 |
0 |
0 |
| T58 |
85389 |
0 |
0 |
0 |
| T59 |
123849 |
0 |
0 |
0 |
| T60 |
246342 |
0 |
0 |
0 |
| T61 |
241501 |
0 |
0 |
0 |
| T62 |
200821 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
944 |
0 |
0 |
| T22 |
660 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
1892 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
2525 |
0 |
0 |
0 |
| T47 |
1638 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
427 |
0 |
0 |
0 |
| T58 |
609 |
0 |
0 |
0 |
| T59 |
495 |
0 |
0 |
0 |
| T60 |
502 |
0 |
0 |
0 |
| T61 |
497 |
0 |
0 |
0 |
| T62 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T22,T23 |
| 1 | 1 | Covered | T34,T23,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T23,T78 |
| 1 | 1 | Covered | T34,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
951 |
0 |
0 |
| T22 |
660 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
1892 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
2525 |
0 |
0 |
0 |
| T47 |
1638 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
427 |
0 |
0 |
0 |
| T58 |
609 |
0 |
0 |
0 |
| T59 |
495 |
0 |
0 |
0 |
| T60 |
502 |
0 |
0 |
0 |
| T61 |
497 |
0 |
0 |
0 |
| T62 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1008 |
0 |
0 |
| T22 |
200014 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
98807 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
277768 |
0 |
0 |
0 |
| T47 |
163896 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
51257 |
0 |
0 |
0 |
| T58 |
85389 |
0 |
0 |
0 |
| T59 |
123849 |
0 |
0 |
0 |
| T60 |
246342 |
0 |
0 |
0 |
| T61 |
241501 |
0 |
0 |
0 |
| T62 |
200821 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T22,T23 |
| 1 | 1 | Covered | T34,T23,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T23,T78 |
| 1 | 1 | Covered | T34,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
999 |
0 |
0 |
| T22 |
200014 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
98807 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
277768 |
0 |
0 |
0 |
| T47 |
163896 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
51257 |
0 |
0 |
0 |
| T58 |
85389 |
0 |
0 |
0 |
| T59 |
123849 |
0 |
0 |
0 |
| T60 |
246342 |
0 |
0 |
0 |
| T61 |
241501 |
0 |
0 |
0 |
| T62 |
200821 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
999 |
0 |
0 |
| T22 |
660 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
1892 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
2525 |
0 |
0 |
0 |
| T47 |
1638 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
427 |
0 |
0 |
0 |
| T58 |
609 |
0 |
0 |
0 |
| T59 |
495 |
0 |
0 |
0 |
| T60 |
502 |
0 |
0 |
0 |
| T61 |
497 |
0 |
0 |
0 |
| T62 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T22,T23 |
| 1 | 1 | Covered | T34,T23,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T23,T78 |
| 1 | 1 | Covered | T34,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
933 |
0 |
0 |
| T22 |
660 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
1892 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
2525 |
0 |
0 |
0 |
| T47 |
1638 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
427 |
0 |
0 |
0 |
| T58 |
609 |
0 |
0 |
0 |
| T59 |
495 |
0 |
0 |
0 |
| T60 |
502 |
0 |
0 |
0 |
| T61 |
497 |
0 |
0 |
0 |
| T62 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
991 |
0 |
0 |
| T22 |
200014 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
98807 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
277768 |
0 |
0 |
0 |
| T47 |
163896 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
51257 |
0 |
0 |
0 |
| T58 |
85389 |
0 |
0 |
0 |
| T59 |
123849 |
0 |
0 |
0 |
| T60 |
246342 |
0 |
0 |
0 |
| T61 |
241501 |
0 |
0 |
0 |
| T62 |
200821 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T22,T23 |
| 1 | 1 | Covered | T34,T23,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T34,T22,T23 |
| 1 | 0 | Covered | T34,T23,T78 |
| 1 | 1 | Covered | T34,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
984 |
0 |
0 |
| T22 |
200014 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
98807 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
277768 |
0 |
0 |
0 |
| T47 |
163896 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
51257 |
0 |
0 |
0 |
| T58 |
85389 |
0 |
0 |
0 |
| T59 |
123849 |
0 |
0 |
0 |
| T60 |
246342 |
0 |
0 |
0 |
| T61 |
241501 |
0 |
0 |
0 |
| T62 |
200821 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
984 |
0 |
0 |
| T22 |
660 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T34 |
1892 |
2 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T46 |
2525 |
0 |
0 |
0 |
| T47 |
1638 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
427 |
0 |
0 |
0 |
| T58 |
609 |
0 |
0 |
0 |
| T59 |
495 |
0 |
0 |
0 |
| T60 |
502 |
0 |
0 |
0 |
| T61 |
497 |
0 |
0 |
0 |
| T62 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T22,T23,T24 |
| 1 | 0 | Covered | T22,T23,T24 |
| 1 | 1 | Covered | T23,T24,T35 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T22,T23,T24 |
| 1 | 0 | Covered | T23,T24,T35 |
| 1 | 1 | Covered | T22,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
929 |
0 |
0 |
| T22 |
660 |
1 |
0 |
0 |
| T23 |
336909 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
809 |
0 |
0 |
0 |
| T39 |
0 |
4 |
0 |
0 |
| T47 |
1638 |
0 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T60 |
502 |
0 |
0 |
0 |
| T61 |
497 |
0 |
0 |
0 |
| T62 |
422 |
0 |
0 |
0 |
| T66 |
492 |
0 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T79 |
0 |
2 |
0 |
0 |
| T80 |
0 |
2 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
988 |
0 |
0 |
| T22 |
200014 |
1 |
0 |
0 |
| T23 |
191982 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
380579 |
0 |
0 |
0 |
| T39 |
0 |
4 |
0 |
0 |
| T47 |
163896 |
0 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T60 |
246342 |
0 |
0 |
0 |
| T61 |
241501 |
0 |
0 |
0 |
| T62 |
200821 |
0 |
0 |
0 |
| T66 |
246399 |
0 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T79 |
0 |
2 |
0 |
0 |
| T80 |
0 |
2 |
0 |
0 |
| T81 |
136992 |
0 |
0 |
0 |
| T82 |
59475 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T22,T23,T24 |
| 1 | 0 | Covered | T22,T23,T24 |
| 1 | 1 | Covered | T23,T24,T35 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T22,T23,T24 |
| 1 | 0 | Covered | T23,T24,T35 |
| 1 | 1 | Covered | T22,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
980 |
0 |
0 |
| T22 |
200014 |
1 |
0 |
0 |
| T23 |
191982 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
380579 |
0 |
0 |
0 |
| T39 |
0 |
4 |
0 |
0 |
| T47 |
163896 |
0 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T60 |
246342 |
0 |
0 |
0 |
| T61 |
241501 |
0 |
0 |
0 |
| T62 |
200821 |
0 |
0 |
0 |
| T66 |
246399 |
0 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T79 |
0 |
2 |
0 |
0 |
| T80 |
0 |
2 |
0 |
0 |
| T81 |
136992 |
0 |
0 |
0 |
| T82 |
59475 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
980 |
0 |
0 |
| T22 |
660 |
1 |
0 |
0 |
| T23 |
336909 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
809 |
0 |
0 |
0 |
| T39 |
0 |
4 |
0 |
0 |
| T47 |
1638 |
0 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T60 |
502 |
0 |
0 |
0 |
| T61 |
497 |
0 |
0 |
0 |
| T62 |
422 |
0 |
0 |
0 |
| T66 |
492 |
0 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T79 |
0 |
2 |
0 |
0 |
| T80 |
0 |
2 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T12,T97,T272 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T12,T97,T272 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1165 |
0 |
0 |
| T2 |
33900 |
13 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
2 |
0 |
0 |
| T7 |
0 |
7 |
0 |
0 |
| T8 |
0 |
13 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1226 |
0 |
0 |
| T2 |
305103 |
13 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
2 |
0 |
0 |
| T7 |
0 |
7 |
0 |
0 |
| T8 |
0 |
13 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T16,T25,T26 |
| 1 | 0 | Covered | T16,T25,T26 |
| 1 | 1 | Covered | T16,T25,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T16,T25,T26 |
| 1 | 0 | Covered | T16,T25,T26 |
| 1 | 1 | Covered | T16,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
2614 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T7 |
23533 |
0 |
0 |
0 |
| T16 |
504 |
20 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
20 |
0 |
0 |
| T26 |
0 |
20 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T46 |
0 |
20 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T59 |
0 |
20 |
0 |
0 |
| T61 |
0 |
20 |
0 |
0 |
| T63 |
0 |
20 |
0 |
0 |
| T64 |
0 |
20 |
0 |
0 |
| T65 |
0 |
20 |
0 |
0 |
| T66 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
2670 |
0 |
0 |
| T6 |
194330 |
0 |
0 |
0 |
| T7 |
941332 |
0 |
0 |
0 |
| T16 |
42921 |
20 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
20 |
0 |
0 |
| T26 |
0 |
20 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T46 |
0 |
20 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T59 |
0 |
20 |
0 |
0 |
| T61 |
0 |
20 |
0 |
0 |
| T63 |
0 |
20 |
0 |
0 |
| T64 |
0 |
20 |
0 |
0 |
| T65 |
0 |
20 |
0 |
0 |
| T66 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T16,T25,T26 |
| 1 | 0 | Covered | T16,T25,T26 |
| 1 | 1 | Covered | T16,T25,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T16,T25,T26 |
| 1 | 0 | Covered | T16,T25,T26 |
| 1 | 1 | Covered | T16,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
2664 |
0 |
0 |
| T6 |
194330 |
0 |
0 |
0 |
| T7 |
941332 |
0 |
0 |
0 |
| T16 |
42921 |
20 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
20 |
0 |
0 |
| T26 |
0 |
20 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T46 |
0 |
20 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T59 |
0 |
20 |
0 |
0 |
| T61 |
0 |
20 |
0 |
0 |
| T63 |
0 |
20 |
0 |
0 |
| T64 |
0 |
20 |
0 |
0 |
| T65 |
0 |
20 |
0 |
0 |
| T66 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
2664 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T7 |
23533 |
0 |
0 |
0 |
| T16 |
504 |
20 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
20 |
0 |
0 |
| T26 |
0 |
20 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T46 |
0 |
20 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T59 |
0 |
20 |
0 |
0 |
| T61 |
0 |
20 |
0 |
0 |
| T63 |
0 |
20 |
0 |
0 |
| T64 |
0 |
20 |
0 |
0 |
| T65 |
0 |
20 |
0 |
0 |
| T66 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
6125 |
0 |
0 |
| T1 |
3384 |
60 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T4 |
503 |
20 |
0 |
0 |
| T5 |
502 |
20 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
1 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
| T69 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
6186 |
0 |
0 |
| T1 |
332965 |
60 |
0 |
0 |
| T2 |
305103 |
0 |
0 |
0 |
| T3 |
199825 |
0 |
0 |
0 |
| T4 |
125980 |
20 |
0 |
0 |
| T5 |
241077 |
20 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
1 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
| T69 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
6180 |
0 |
0 |
| T1 |
332965 |
60 |
0 |
0 |
| T2 |
305103 |
0 |
0 |
0 |
| T3 |
199825 |
0 |
0 |
0 |
| T4 |
125980 |
20 |
0 |
0 |
| T5 |
241077 |
20 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
1 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
| T69 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
6180 |
0 |
0 |
| T1 |
3384 |
60 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T4 |
503 |
20 |
0 |
0 |
| T5 |
502 |
20 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
1 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
| T69 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7257 |
0 |
0 |
| T1 |
3384 |
60 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T4 |
503 |
20 |
0 |
0 |
| T5 |
502 |
20 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
1 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7315 |
0 |
0 |
| T1 |
332965 |
60 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T4 |
125980 |
20 |
0 |
0 |
| T5 |
241077 |
20 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
1 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7307 |
0 |
0 |
| T1 |
332965 |
60 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T4 |
125980 |
20 |
0 |
0 |
| T5 |
241077 |
20 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
1 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7307 |
0 |
0 |
| T1 |
3384 |
60 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T4 |
503 |
20 |
0 |
0 |
| T5 |
502 |
20 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
1 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
6089 |
0 |
0 |
| T1 |
3384 |
60 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T4 |
503 |
20 |
0 |
0 |
| T5 |
502 |
20 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T46 |
0 |
40 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
| T69 |
0 |
20 |
0 |
0 |
| T70 |
0 |
20 |
0 |
0 |
| T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
6148 |
0 |
0 |
| T1 |
332965 |
60 |
0 |
0 |
| T2 |
305103 |
0 |
0 |
0 |
| T3 |
199825 |
0 |
0 |
0 |
| T4 |
125980 |
20 |
0 |
0 |
| T5 |
241077 |
20 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T46 |
0 |
40 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
| T69 |
0 |
20 |
0 |
0 |
| T70 |
0 |
20 |
0 |
0 |
| T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
6140 |
0 |
0 |
| T1 |
332965 |
60 |
0 |
0 |
| T2 |
305103 |
0 |
0 |
0 |
| T3 |
199825 |
0 |
0 |
0 |
| T4 |
125980 |
20 |
0 |
0 |
| T5 |
241077 |
20 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T46 |
0 |
40 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
| T69 |
0 |
20 |
0 |
0 |
| T70 |
0 |
20 |
0 |
0 |
| T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
6140 |
0 |
0 |
| T1 |
3384 |
60 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T4 |
503 |
20 |
0 |
0 |
| T5 |
502 |
20 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T46 |
0 |
40 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
| T69 |
0 |
20 |
0 |
0 |
| T70 |
0 |
20 |
0 |
0 |
| T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T1,T9,T11 |
| 1 | 0 | Covered | T1,T9,T11 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T1,T9,T11 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T1,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
908 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
4 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
963 |
0 |
0 |
| T1 |
332965 |
1 |
0 |
0 |
| T2 |
305103 |
0 |
0 |
0 |
| T3 |
199825 |
0 |
0 |
0 |
| T5 |
241077 |
0 |
0 |
0 |
| T6 |
194330 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
4 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T1,T9,T11 |
| 1 | 0 | Covered | T1,T9,T11 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T1,T9,T11 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T1,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
956 |
0 |
0 |
| T1 |
332965 |
1 |
0 |
0 |
| T2 |
305103 |
0 |
0 |
0 |
| T3 |
199825 |
0 |
0 |
0 |
| T5 |
241077 |
0 |
0 |
0 |
| T6 |
194330 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
4 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
956 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
4 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1838 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1895 |
0 |
0 |
| T1 |
332965 |
1 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T5 |
241077 |
0 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1888 |
0 |
0 |
| T1 |
332965 |
1 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T5 |
241077 |
0 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
211086 |
0 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1888 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
| 1 | 1 | Covered | T27,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
| 1 | 1 | Covered | T27,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1258 |
0 |
0 |
| T7 |
23533 |
0 |
0 |
0 |
| T8 |
32789 |
0 |
0 |
0 |
| T9 |
1004 |
0 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T24 |
0 |
5 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
5 |
0 |
0 |
| T28 |
594 |
4 |
0 |
0 |
| T29 |
727 |
3 |
0 |
0 |
| T37 |
0 |
13 |
0 |
0 |
| T44 |
0 |
6 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
5 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T51 |
833 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1320 |
0 |
0 |
| T7 |
941332 |
0 |
0 |
0 |
| T8 |
344291 |
0 |
0 |
0 |
| T9 |
502183 |
0 |
0 |
0 |
| T10 |
55475 |
0 |
0 |
0 |
| T24 |
0 |
5 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
5 |
0 |
0 |
| T28 |
71335 |
4 |
0 |
0 |
| T29 |
83659 |
3 |
0 |
0 |
| T37 |
0 |
13 |
0 |
0 |
| T44 |
0 |
6 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
5 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T51 |
416737 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
| 1 | 1 | Covered | T27,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
| 1 | 1 | Covered | T27,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1310 |
0 |
0 |
| T7 |
941332 |
0 |
0 |
0 |
| T8 |
344291 |
0 |
0 |
0 |
| T9 |
502183 |
0 |
0 |
0 |
| T10 |
55475 |
0 |
0 |
0 |
| T24 |
0 |
5 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
5 |
0 |
0 |
| T28 |
71335 |
4 |
0 |
0 |
| T29 |
83659 |
3 |
0 |
0 |
| T37 |
0 |
13 |
0 |
0 |
| T44 |
0 |
6 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
5 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T51 |
416737 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1310 |
0 |
0 |
| T7 |
23533 |
0 |
0 |
0 |
| T8 |
32789 |
0 |
0 |
0 |
| T9 |
1004 |
0 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T24 |
0 |
5 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
5 |
0 |
0 |
| T28 |
594 |
4 |
0 |
0 |
| T29 |
727 |
3 |
0 |
0 |
| T37 |
0 |
13 |
0 |
0 |
| T44 |
0 |
6 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
5 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T51 |
833 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
| 1 | 1 | Covered | T27,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
| 1 | 1 | Covered | T27,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1120 |
0 |
0 |
| T7 |
23533 |
0 |
0 |
0 |
| T8 |
32789 |
0 |
0 |
0 |
| T9 |
1004 |
0 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
3 |
0 |
0 |
| T28 |
594 |
3 |
0 |
0 |
| T29 |
727 |
3 |
0 |
0 |
| T37 |
0 |
9 |
0 |
0 |
| T44 |
0 |
3 |
0 |
0 |
| T45 |
0 |
3 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
3 |
0 |
0 |
| T48 |
0 |
3 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T51 |
833 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1175 |
0 |
0 |
| T7 |
941332 |
0 |
0 |
0 |
| T8 |
344291 |
0 |
0 |
0 |
| T9 |
502183 |
0 |
0 |
0 |
| T10 |
55475 |
0 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
3 |
0 |
0 |
| T28 |
71335 |
3 |
0 |
0 |
| T29 |
83659 |
3 |
0 |
0 |
| T37 |
0 |
9 |
0 |
0 |
| T44 |
0 |
3 |
0 |
0 |
| T45 |
0 |
3 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
3 |
0 |
0 |
| T48 |
0 |
3 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T51 |
416737 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
| 1 | 1 | Covered | T27,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
| 1 | 1 | Covered | T27,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1168 |
0 |
0 |
| T7 |
941332 |
0 |
0 |
0 |
| T8 |
344291 |
0 |
0 |
0 |
| T9 |
502183 |
0 |
0 |
0 |
| T10 |
55475 |
0 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
3 |
0 |
0 |
| T28 |
71335 |
3 |
0 |
0 |
| T29 |
83659 |
3 |
0 |
0 |
| T37 |
0 |
9 |
0 |
0 |
| T44 |
0 |
3 |
0 |
0 |
| T45 |
0 |
3 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
3 |
0 |
0 |
| T48 |
0 |
3 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T51 |
416737 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1168 |
0 |
0 |
| T7 |
23533 |
0 |
0 |
0 |
| T8 |
32789 |
0 |
0 |
0 |
| T9 |
1004 |
0 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
3 |
0 |
0 |
| T28 |
594 |
3 |
0 |
0 |
| T29 |
727 |
3 |
0 |
0 |
| T37 |
0 |
9 |
0 |
0 |
| T44 |
0 |
3 |
0 |
0 |
| T45 |
0 |
3 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
3 |
0 |
0 |
| T48 |
0 |
3 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T51 |
833 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
6944 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
77 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
51 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7005 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
77 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
51 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
6998 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
77 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
51 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
6998 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
77 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
51 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7104 |
0 |
0 |
| T3 |
7686 |
51 |
0 |
0 |
| T6 |
15546 |
99 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
79 |
0 |
0 |
| T42 |
0 |
97 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
66 |
0 |
0 |
| T76 |
0 |
50 |
0 |
0 |
| T77 |
0 |
77 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7165 |
0 |
0 |
| T3 |
199825 |
51 |
0 |
0 |
| T6 |
194330 |
99 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
79 |
0 |
0 |
| T42 |
0 |
97 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
66 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
77 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7157 |
0 |
0 |
| T3 |
199825 |
51 |
0 |
0 |
| T6 |
194330 |
99 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
79 |
0 |
0 |
| T42 |
0 |
97 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
66 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
77 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7157 |
0 |
0 |
| T3 |
7686 |
51 |
0 |
0 |
| T6 |
15546 |
99 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
79 |
0 |
0 |
| T42 |
0 |
97 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
66 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
77 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
6959 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
76 |
0 |
0 |
| T7 |
0 |
89 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
72 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
| T76 |
0 |
50 |
0 |
0 |
| T77 |
0 |
58 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7020 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
76 |
0 |
0 |
| T7 |
0 |
89 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
72 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
58 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7011 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
76 |
0 |
0 |
| T7 |
0 |
89 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
72 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
58 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7011 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
76 |
0 |
0 |
| T7 |
0 |
89 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
72 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
58 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7115 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
67 |
0 |
0 |
| T7 |
0 |
96 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
81 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
63 |
0 |
0 |
| T76 |
0 |
50 |
0 |
0 |
| T77 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7174 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
67 |
0 |
0 |
| T7 |
0 |
96 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
81 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
63 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7167 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
67 |
0 |
0 |
| T7 |
0 |
96 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
81 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
63 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7167 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
67 |
0 |
0 |
| T7 |
0 |
96 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
81 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
63 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T77 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1194 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1250 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1244 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1244 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1152 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1209 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1201 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1201 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1120 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1175 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1168 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1168 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1152 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1208 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1201 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T25 |
61790 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T29 |
83659 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T50 |
59419 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1201 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T25 |
494 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T29 |
727 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T50 |
424 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7556 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
77 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
51 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7615 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
77 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
51 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7608 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
77 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
51 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7608 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
77 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
51 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7594 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
51 |
0 |
0 |
| T6 |
15546 |
99 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
79 |
0 |
0 |
| T42 |
0 |
97 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
66 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7652 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
51 |
0 |
0 |
| T6 |
194330 |
99 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
79 |
0 |
0 |
| T42 |
0 |
97 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
66 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7645 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
51 |
0 |
0 |
| T6 |
194330 |
99 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
79 |
0 |
0 |
| T42 |
0 |
97 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
66 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7645 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
51 |
0 |
0 |
| T6 |
15546 |
99 |
0 |
0 |
| T7 |
0 |
71 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
79 |
0 |
0 |
| T42 |
0 |
97 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
66 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7475 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
76 |
0 |
0 |
| T7 |
0 |
89 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
72 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7533 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
76 |
0 |
0 |
| T7 |
0 |
89 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
72 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7526 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
76 |
0 |
0 |
| T7 |
0 |
89 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
72 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7526 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
76 |
0 |
0 |
| T7 |
0 |
89 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
72 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
87 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7689 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
67 |
0 |
0 |
| T7 |
0 |
96 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
81 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
63 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7750 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
67 |
0 |
0 |
| T7 |
0 |
96 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
81 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
63 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
7745 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
76 |
0 |
0 |
| T6 |
194330 |
67 |
0 |
0 |
| T7 |
0 |
96 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
81 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
63 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
7745 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
76 |
0 |
0 |
| T6 |
15546 |
67 |
0 |
0 |
| T7 |
0 |
96 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
57 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
58 |
0 |
0 |
| T42 |
0 |
81 |
0 |
0 |
| T43 |
0 |
51 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
63 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1742 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1797 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1789 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1789 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1681 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1739 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1731 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1731 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1699 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1755 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1747 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1747 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1690 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1747 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1740 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1740 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1753 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1810 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1802 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1802 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1676 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1731 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1724 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1724 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1685 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1743 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1734 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1734 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1683 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1740 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T39,T85,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T1,T5 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T39,T85,T31 |
| 1 | 1 | Covered | T2,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1086762458 |
1733 |
0 |
0 |
| T2 |
305103 |
14 |
0 |
0 |
| T3 |
199825 |
1 |
0 |
0 |
| T6 |
194330 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
204728 |
0 |
0 |
0 |
| T15 |
51282 |
0 |
0 |
0 |
| T16 |
42921 |
0 |
0 |
0 |
| T17 |
60606 |
0 |
0 |
0 |
| T27 |
166872 |
0 |
0 |
0 |
| T28 |
71335 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
25153 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6903330 |
1733 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
1 |
0 |
0 |
| T6 |
15546 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
14 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T27 |
667 |
0 |
0 |
0 |
| T28 |
594 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
629 |
0 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |