Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T2,T12 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T1,T2,T12 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T28,T29,T36 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T28,T29,T36 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T28,T29,T36 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T28,T29 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T28,T29,T36 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T28,T29,T36 |
0 | 1 | Covered | T166 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T28,T29,T36 |
0 | 1 | Covered | T28,T132,T145 |
1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T28,T29,T36 |
1 | - | Covered | T28,T132,T145 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T28,T29,T36 |
DetectSt |
168 |
Covered |
T28,T29,T36 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T28,T29,T36 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T28,T29,T36 |
DebounceSt->IdleSt |
163 |
Covered |
T76,T203,T130 |
DetectSt->IdleSt |
186 |
Covered |
T166 |
DetectSt->StableSt |
191 |
Covered |
T28,T29,T36 |
IdleSt->DebounceSt |
148 |
Covered |
T28,T29,T36 |
StableSt->IdleSt |
206 |
Covered |
T28,T81,T132 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T28,T29,T36 |
|
0 |
1 |
Covered |
T28,T29,T36 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T28,T29,T36 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T28,T29,T36 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T28,T29,T36 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T76,T203,T130 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T28,T29,T36 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T166 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T28,T29,T36 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T28,T132,T145 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T28,T29,T36 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
108 |
0 |
0 |
T28 |
30163 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
4 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
2969 |
0 |
0 |
T28 |
30163 |
23 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
12 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T76 |
0 |
29 |
0 |
0 |
T81 |
0 |
14 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
108 |
0 |
0 |
T145 |
0 |
62 |
0 |
0 |
T157 |
0 |
35 |
0 |
0 |
T160 |
0 |
78 |
0 |
0 |
T165 |
0 |
38 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5139142 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
227 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
165 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
1 |
0 |
0 |
T52 |
7720 |
0 |
0 |
0 |
T166 |
131492 |
1 |
0 |
0 |
T207 |
9054 |
0 |
0 |
0 |
T208 |
408 |
0 |
0 |
0 |
T209 |
137207 |
0 |
0 |
0 |
T210 |
896 |
0 |
0 |
0 |
T211 |
404 |
0 |
0 |
0 |
T212 |
426 |
0 |
0 |
0 |
T213 |
2254 |
0 |
0 |
0 |
T214 |
493 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
3729 |
0 |
0 |
T28 |
30163 |
44 |
0 |
0 |
T29 |
0 |
85 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
66 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T81 |
0 |
55 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
77 |
0 |
0 |
T145 |
0 |
214 |
0 |
0 |
T157 |
0 |
217 |
0 |
0 |
T158 |
0 |
140 |
0 |
0 |
T160 |
0 |
326 |
0 |
0 |
T165 |
0 |
153 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
51 |
0 |
0 |
T28 |
30163 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5124985 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
3 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
165 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5127240 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
3 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
56 |
0 |
0 |
T28 |
30163 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
52 |
0 |
0 |
T28 |
30163 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
51 |
0 |
0 |
T28 |
30163 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
51 |
0 |
0 |
T28 |
30163 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
3657 |
0 |
0 |
T28 |
30163 |
43 |
0 |
0 |
T29 |
0 |
83 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T81 |
0 |
53 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
74 |
0 |
0 |
T145 |
0 |
211 |
0 |
0 |
T157 |
0 |
215 |
0 |
0 |
T158 |
0 |
137 |
0 |
0 |
T160 |
0 |
324 |
0 |
0 |
T165 |
0 |
152 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5141548 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
228 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
29 |
0 |
0 |
T28 |
30163 |
1 |
0 |
0 |
T33 |
4491 |
0 |
0 |
0 |
T34 |
42456 |
0 |
0 |
0 |
T71 |
4769 |
0 |
0 |
0 |
T122 |
7025 |
0 |
0 |
0 |
T123 |
407 |
0 |
0 |
0 |
T124 |
483 |
0 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
T204 |
425 |
0 |
0 |
0 |
T205 |
490 |
0 |
0 |
0 |
T206 |
492 |
0 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T12 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T30,T32 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T2,T30,T32 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T30,T32 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T30,T32 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T2,T30,T32 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T30,T32 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T30,T32 |
0 | 1 | Covered | T2,T30,T32 |
1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T30,T32 |
1 | - | Covered | T2,T30,T32 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T30,T32 |
DetectSt |
168 |
Covered |
T2,T30,T32 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T2,T30,T32 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T30,T32 |
DebounceSt->IdleSt |
163 |
Covered |
T82,T134,T74 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T2,T30,T32 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T30,T32 |
StableSt->IdleSt |
206 |
Covered |
T2,T30,T32 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T30,T32 |
|
0 |
1 |
Covered |
T2,T30,T32 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T32 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T30,T32 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T30,T32 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T134 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T30,T32 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T30,T32 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T2,T30,T32 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T30,T32 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
80 |
0 |
0 |
T2 |
13420 |
4 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
2281 |
0 |
0 |
T2 |
13420 |
190 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
56 |
0 |
0 |
T32 |
0 |
42 |
0 |
0 |
T33 |
0 |
70 |
0 |
0 |
T35 |
0 |
13 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
88 |
0 |
0 |
T131 |
0 |
97 |
0 |
0 |
T133 |
0 |
75 |
0 |
0 |
T145 |
0 |
31 |
0 |
0 |
T159 |
0 |
41 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5139170 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7380 |
0 |
0 |
T3 |
628 |
227 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
165 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
3185 |
0 |
0 |
T2 |
13420 |
344 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
110 |
0 |
0 |
T32 |
0 |
83 |
0 |
0 |
T33 |
0 |
137 |
0 |
0 |
T35 |
0 |
43 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
45 |
0 |
0 |
T131 |
0 |
308 |
0 |
0 |
T133 |
0 |
42 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T159 |
0 |
177 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
39 |
0 |
0 |
T2 |
13420 |
2 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
4975062 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
6624 |
0 |
0 |
T3 |
628 |
227 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
165 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
4977306 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
6640 |
0 |
0 |
T3 |
628 |
228 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
42 |
0 |
0 |
T2 |
13420 |
2 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
39 |
0 |
0 |
T2 |
13420 |
2 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
39 |
0 |
0 |
T2 |
13420 |
2 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
39 |
0 |
0 |
T2 |
13420 |
2 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
3125 |
0 |
0 |
T2 |
13420 |
341 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
107 |
0 |
0 |
T32 |
0 |
80 |
0 |
0 |
T33 |
0 |
135 |
0 |
0 |
T35 |
0 |
42 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T82 |
0 |
43 |
0 |
0 |
T83 |
0 |
42 |
0 |
0 |
T131 |
0 |
306 |
0 |
0 |
T133 |
0 |
40 |
0 |
0 |
T159 |
0 |
175 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
6326 |
0 |
0 |
T1 |
28795 |
9 |
0 |
0 |
T2 |
13420 |
44 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T4 |
407 |
0 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
10 |
0 |
0 |
T12 |
16327 |
15 |
0 |
0 |
T13 |
492 |
5 |
0 |
0 |
T14 |
522 |
6 |
0 |
0 |
T15 |
527 |
4 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T107 |
0 |
6 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5141548 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
228 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
17 |
0 |
0 |
T2 |
13420 |
1 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T137 |
0 |
1 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T163 |
0 |
1 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T2,T12 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T1,T2,T12 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T7,T32,T28 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T7,T32,T28 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T7,T32,T28 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T7,T32 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T7,T32,T28 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T28,T35 |
0 | 1 | Covered | T7,T138 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T28,T35 |
0 | 1 | Covered | T32,T28,T35 |
1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T32,T28,T35 |
1 | - | Covered | T32,T28,T35 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T7,T32,T28 |
DetectSt |
168 |
Covered |
T7,T32,T28 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T32,T28,T35 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T7,T32,T28 |
DebounceSt->IdleSt |
163 |
Covered |
T145,T82,T216 |
DetectSt->IdleSt |
186 |
Covered |
T7,T138 |
DetectSt->StableSt |
191 |
Covered |
T32,T28,T35 |
IdleSt->DebounceSt |
148 |
Covered |
T7,T32,T28 |
StableSt->IdleSt |
206 |
Covered |
T32,T28,T35 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T7,T32,T28 |
|
0 |
1 |
Covered |
T7,T32,T28 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T32,T28 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T7,T32,T28 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T7,T32,T28 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T145,T216,T217 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T7,T32,T28 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T7,T138 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T32,T28,T35 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T32,T28,T35 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T32,T28,T35 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
101 |
0 |
0 |
T7 |
550 |
2 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T9 |
481 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
6 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T48 |
527 |
0 |
0 |
0 |
T49 |
427 |
0 |
0 |
0 |
T50 |
501 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T155 |
0 |
4 |
0 |
0 |
T158 |
0 |
4 |
0 |
0 |
T164 |
0 |
2 |
0 |
0 |
T218 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
2396 |
0 |
0 |
T7 |
550 |
47 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T9 |
481 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
69 |
0 |
0 |
T32 |
0 |
21 |
0 |
0 |
T35 |
0 |
26 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T48 |
527 |
0 |
0 |
0 |
T49 |
427 |
0 |
0 |
0 |
T50 |
501 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T133 |
0 |
75 |
0 |
0 |
T145 |
0 |
93 |
0 |
0 |
T155 |
0 |
38 |
0 |
0 |
T158 |
0 |
130 |
0 |
0 |
T164 |
0 |
92 |
0 |
0 |
T218 |
0 |
38 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5139149 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
227 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
165 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
2 |
0 |
0 |
T7 |
550 |
1 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T9 |
481 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T48 |
527 |
0 |
0 |
0 |
T49 |
427 |
0 |
0 |
0 |
T50 |
501 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
3145 |
0 |
0 |
T28 |
0 |
167 |
0 |
0 |
T32 |
36325 |
10 |
0 |
0 |
T35 |
0 |
63 |
0 |
0 |
T41 |
736 |
0 |
0 |
0 |
T42 |
633 |
0 |
0 |
0 |
T68 |
4525 |
0 |
0 |
0 |
T102 |
569 |
0 |
0 |
0 |
T103 |
449 |
0 |
0 |
0 |
T104 |
497 |
0 |
0 |
0 |
T105 |
424 |
0 |
0 |
0 |
T114 |
493 |
0 |
0 |
0 |
T115 |
522 |
0 |
0 |
0 |
T133 |
0 |
25 |
0 |
0 |
T145 |
0 |
87 |
0 |
0 |
T155 |
0 |
79 |
0 |
0 |
T158 |
0 |
139 |
0 |
0 |
T159 |
0 |
31 |
0 |
0 |
T164 |
0 |
167 |
0 |
0 |
T218 |
0 |
81 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
46 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
36325 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T41 |
736 |
0 |
0 |
0 |
T42 |
633 |
0 |
0 |
0 |
T68 |
4525 |
0 |
0 |
0 |
T102 |
569 |
0 |
0 |
0 |
T103 |
449 |
0 |
0 |
0 |
T104 |
497 |
0 |
0 |
0 |
T105 |
424 |
0 |
0 |
0 |
T114 |
493 |
0 |
0 |
0 |
T115 |
522 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T218 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5003774 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
3 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
165 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5006031 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
3 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
54 |
0 |
0 |
T7 |
550 |
1 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T9 |
481 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T48 |
527 |
0 |
0 |
0 |
T49 |
427 |
0 |
0 |
0 |
T50 |
501 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
3 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T218 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
48 |
0 |
0 |
T7 |
550 |
1 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T9 |
481 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T48 |
527 |
0 |
0 |
0 |
T49 |
427 |
0 |
0 |
0 |
T50 |
501 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T218 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
46 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
36325 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T41 |
736 |
0 |
0 |
0 |
T42 |
633 |
0 |
0 |
0 |
T68 |
4525 |
0 |
0 |
0 |
T102 |
569 |
0 |
0 |
0 |
T103 |
449 |
0 |
0 |
0 |
T104 |
497 |
0 |
0 |
0 |
T105 |
424 |
0 |
0 |
0 |
T114 |
493 |
0 |
0 |
0 |
T115 |
522 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T218 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
46 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T32 |
36325 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T41 |
736 |
0 |
0 |
0 |
T42 |
633 |
0 |
0 |
0 |
T68 |
4525 |
0 |
0 |
0 |
T102 |
569 |
0 |
0 |
0 |
T103 |
449 |
0 |
0 |
0 |
T104 |
497 |
0 |
0 |
0 |
T105 |
424 |
0 |
0 |
0 |
T114 |
493 |
0 |
0 |
0 |
T115 |
522 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T218 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
3081 |
0 |
0 |
T28 |
0 |
163 |
0 |
0 |
T32 |
36325 |
9 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T41 |
736 |
0 |
0 |
0 |
T42 |
633 |
0 |
0 |
0 |
T68 |
4525 |
0 |
0 |
0 |
T102 |
569 |
0 |
0 |
0 |
T103 |
449 |
0 |
0 |
0 |
T104 |
497 |
0 |
0 |
0 |
T105 |
424 |
0 |
0 |
0 |
T114 |
493 |
0 |
0 |
0 |
T115 |
522 |
0 |
0 |
0 |
T133 |
0 |
24 |
0 |
0 |
T145 |
0 |
84 |
0 |
0 |
T155 |
0 |
76 |
0 |
0 |
T158 |
0 |
136 |
0 |
0 |
T159 |
0 |
29 |
0 |
0 |
T164 |
0 |
165 |
0 |
0 |
T218 |
0 |
78 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5141548 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
228 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
27 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T32 |
36325 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T41 |
736 |
0 |
0 |
0 |
T42 |
633 |
0 |
0 |
0 |
T68 |
4525 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T102 |
569 |
0 |
0 |
0 |
T103 |
449 |
0 |
0 |
0 |
T104 |
497 |
0 |
0 |
0 |
T105 |
424 |
0 |
0 |
0 |
T114 |
493 |
0 |
0 |
0 |
T115 |
522 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T218 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 43 | 93.48 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 29 | 90.62 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
0 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T12 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T30,T31 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T5,T30,T31 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T30,T31 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T30,T31 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T5,T30,T31 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T30,T31 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T30,T31 |
0 | 1 | Covered | T30,T145,T155 |
1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T30,T31 |
1 | - | Covered | T30,T145,T155 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T30,T31 |
DetectSt |
168 |
Covered |
T5,T30,T31 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T5,T30,T31 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T30,T31 |
DebounceSt->IdleSt |
163 |
Covered |
T191,T74 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T5,T30,T31 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T30,T31 |
StableSt->IdleSt |
206 |
Covered |
T30,T131,T145 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
8 |
80.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T30,T31 |
|
0 |
1 |
Covered |
T5,T30,T31 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T30,T31 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T30,T31 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T30,T31 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T30,T31 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T30,T31 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T30,T145,T155 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T30,T31 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
73 |
0 |
0 |
T5 |
566 |
2 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T132 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
7559 |
0 |
0 |
T5 |
566 |
16 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
56 |
0 |
0 |
T31 |
0 |
79 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
97 |
0 |
0 |
T132 |
0 |
54 |
0 |
0 |
T145 |
0 |
62 |
0 |
0 |
T155 |
0 |
19 |
0 |
0 |
T157 |
0 |
35 |
0 |
0 |
T158 |
0 |
65 |
0 |
0 |
T160 |
0 |
78 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5139177 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
227 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
163 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
2832 |
0 |
0 |
T5 |
566 |
38 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
T31 |
0 |
172 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
168 |
0 |
0 |
T132 |
0 |
38 |
0 |
0 |
T145 |
0 |
86 |
0 |
0 |
T155 |
0 |
88 |
0 |
0 |
T157 |
0 |
88 |
0 |
0 |
T158 |
0 |
147 |
0 |
0 |
T160 |
0 |
127 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
36 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5097463 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
227 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
4 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5099706 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
228 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
4 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
38 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
36 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
36 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
36 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
2777 |
0 |
0 |
T5 |
566 |
36 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T30 |
0 |
77 |
0 |
0 |
T31 |
0 |
170 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T131 |
0 |
166 |
0 |
0 |
T132 |
0 |
36 |
0 |
0 |
T145 |
0 |
84 |
0 |
0 |
T155 |
0 |
87 |
0 |
0 |
T157 |
0 |
86 |
0 |
0 |
T158 |
0 |
146 |
0 |
0 |
T160 |
0 |
125 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
6293 |
0 |
0 |
T1 |
28795 |
11 |
0 |
0 |
T2 |
13420 |
38 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T4 |
407 |
0 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
9 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T12 |
16327 |
12 |
0 |
0 |
T13 |
492 |
10 |
0 |
0 |
T14 |
522 |
5 |
0 |
0 |
T15 |
527 |
5 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5141548 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
228 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
16 |
0 |
0 |
T19 |
1121 |
0 |
0 |
0 |
T20 |
1329 |
0 |
0 |
0 |
T24 |
708 |
0 |
0 |
0 |
T30 |
770 |
1 |
0 |
0 |
T31 |
868 |
0 |
0 |
0 |
T58 |
494 |
0 |
0 |
0 |
T64 |
498 |
0 |
0 |
0 |
T86 |
30216 |
0 |
0 |
0 |
T87 |
2102 |
0 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T140 |
679 |
0 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T178 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T218 |
0 |
1 |
0 |
0 |
T219 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T3,T31,T32 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T3,T31,T32 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T3,T31,T32 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T31,T32 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T3,T31,T32 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T31,T32 |
0 | 1 | Covered | T82,T141,T139 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T31,T32 |
0 | 1 | Covered | T31,T28,T29 |
1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T31,T32 |
1 | - | Covered | T31,T28,T29 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T3,T31,T32 |
DetectSt |
168 |
Covered |
T3,T31,T32 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T3,T31,T32 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T3,T31,T32 |
DebounceSt->IdleSt |
163 |
Covered |
T34,T217,T191 |
DetectSt->IdleSt |
186 |
Covered |
T82,T141,T139 |
DetectSt->StableSt |
191 |
Covered |
T3,T31,T32 |
IdleSt->DebounceSt |
148 |
Covered |
T3,T31,T32 |
StableSt->IdleSt |
206 |
Covered |
T31,T32,T28 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T3,T31,T32 |
|
0 |
1 |
Covered |
T3,T31,T32 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T31,T32 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T31,T32 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T31,T32 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T34,T217 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T31,T32 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T82,T141,T139 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T31,T32 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T31,T28,T29 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T31,T32 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
133 |
0 |
0 |
T3 |
628 |
2 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T165 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
15552 |
0 |
0 |
T3 |
628 |
76 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
46 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
T31 |
0 |
79 |
0 |
0 |
T32 |
0 |
21 |
0 |
0 |
T34 |
0 |
84 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
14 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
81 |
0 |
0 |
T145 |
0 |
31 |
0 |
0 |
T165 |
0 |
76 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5139117 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
225 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
165 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
7 |
0 |
0 |
T82 |
14644 |
1 |
0 |
0 |
T83 |
2511 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T166 |
0 |
1 |
0 |
0 |
T167 |
4404 |
0 |
0 |
0 |
T168 |
27590 |
0 |
0 |
0 |
T169 |
5266 |
0 |
0 |
0 |
T177 |
0 |
1 |
0 |
0 |
T220 |
0 |
1 |
0 |
0 |
T221 |
492 |
0 |
0 |
0 |
T222 |
3177 |
0 |
0 |
0 |
T223 |
4566 |
0 |
0 |
0 |
T224 |
9427 |
0 |
0 |
0 |
T225 |
422 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
9754 |
0 |
0 |
T3 |
628 |
143 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
84 |
0 |
0 |
T29 |
0 |
19 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
137 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
43 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
329 |
0 |
0 |
T145 |
0 |
40 |
0 |
0 |
T155 |
0 |
102 |
0 |
0 |
T165 |
0 |
120 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
58 |
0 |
0 |
T3 |
628 |
1 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5097123 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
3 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
165 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5099367 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
3 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
69 |
0 |
0 |
T3 |
628 |
1 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
65 |
0 |
0 |
T3 |
628 |
1 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
58 |
0 |
0 |
T3 |
628 |
1 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
58 |
0 |
0 |
T3 |
628 |
1 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
9674 |
0 |
0 |
T3 |
628 |
141 |
0 |
0 |
T5 |
566 |
0 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T12 |
16327 |
0 |
0 |
0 |
T13 |
492 |
0 |
0 |
0 |
T14 |
522 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T28 |
0 |
81 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
135 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T81 |
0 |
41 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
328 |
0 |
0 |
T145 |
0 |
38 |
0 |
0 |
T155 |
0 |
100 |
0 |
0 |
T165 |
0 |
118 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5141548 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
228 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
35 |
0 |
0 |
T19 |
1121 |
0 |
0 |
0 |
T20 |
1329 |
0 |
0 |
0 |
T21 |
1979 |
0 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
868 |
1 |
0 |
0 |
T38 |
26543 |
0 |
0 |
0 |
T53 |
23934 |
0 |
0 |
0 |
T58 |
494 |
0 |
0 |
0 |
T59 |
5557 |
0 |
0 |
0 |
T60 |
11733 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T87 |
2102 |
0 |
0 |
0 |
T135 |
0 |
2 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T28,T29 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T5,T28,T29 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T28,T29 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T32 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T5,T28,T29 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T28,T29 |
0 | 1 | Covered | T202 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T28,T29 |
0 | 1 | Covered | T5,T28,T155 |
1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T28,T29 |
1 | - | Covered | T5,T28,T155 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T28,T29 |
DetectSt |
168 |
Covered |
T5,T28,T29 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T5,T28,T29 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T28,T29 |
DebounceSt->IdleSt |
163 |
Covered |
T202,T191,T74 |
DetectSt->IdleSt |
186 |
Covered |
T202 |
DetectSt->StableSt |
191 |
Covered |
T5,T28,T29 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T28,T29 |
StableSt->IdleSt |
206 |
Covered |
T5,T28,T155 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T28,T29 |
|
0 |
1 |
Covered |
T5,T28,T29 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T28,T29 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T28,T29 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T74 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T28,T29 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T202,T191 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T28,T29 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T202 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T28,T29 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T5,T28,T155 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T28,T29 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
91 |
0 |
0 |
T5 |
566 |
2 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T155 |
0 |
4 |
0 |
0 |
T156 |
0 |
2 |
0 |
0 |
T162 |
0 |
2 |
0 |
0 |
T178 |
0 |
4 |
0 |
0 |
T188 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
8857 |
0 |
0 |
T5 |
566 |
16 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
23 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
35 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
81 |
0 |
0 |
T155 |
0 |
38 |
0 |
0 |
T156 |
0 |
21 |
0 |
0 |
T162 |
0 |
27 |
0 |
0 |
T178 |
0 |
150 |
0 |
0 |
T188 |
0 |
79 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5139159 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
227 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
163 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
1 |
0 |
0 |
T112 |
1741 |
0 |
0 |
0 |
T202 |
928 |
1 |
0 |
0 |
T226 |
41731 |
0 |
0 |
0 |
T227 |
27711 |
0 |
0 |
0 |
T228 |
407 |
0 |
0 |
0 |
T229 |
718 |
0 |
0 |
0 |
T230 |
713 |
0 |
0 |
0 |
T231 |
659 |
0 |
0 |
0 |
T232 |
507 |
0 |
0 |
0 |
T233 |
452 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
2991 |
0 |
0 |
T5 |
566 |
44 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
104 |
0 |
0 |
T29 |
0 |
43 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
125 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
41 |
0 |
0 |
T155 |
0 |
79 |
0 |
0 |
T156 |
0 |
134 |
0 |
0 |
T162 |
0 |
139 |
0 |
0 |
T178 |
0 |
289 |
0 |
0 |
T188 |
0 |
42 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
43 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T156 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
4972908 |
0 |
0 |
T1 |
28795 |
28313 |
0 |
0 |
T2 |
13420 |
7384 |
0 |
0 |
T3 |
628 |
3 |
0 |
0 |
T4 |
407 |
6 |
0 |
0 |
T5 |
566 |
4 |
0 |
0 |
T6 |
15908 |
15477 |
0 |
0 |
T12 |
16327 |
15099 |
0 |
0 |
T13 |
492 |
91 |
0 |
0 |
T14 |
522 |
121 |
0 |
0 |
T15 |
527 |
126 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
4975149 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
3 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
4 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
47 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T156 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
44 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T156 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
43 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T156 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
43 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T156 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
2927 |
0 |
0 |
T5 |
566 |
43 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
103 |
0 |
0 |
T29 |
0 |
41 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
124 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T144 |
0 |
39 |
0 |
0 |
T155 |
0 |
76 |
0 |
0 |
T156 |
0 |
132 |
0 |
0 |
T162 |
0 |
138 |
0 |
0 |
T178 |
0 |
286 |
0 |
0 |
T188 |
0 |
40 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
6989 |
0 |
0 |
T1 |
28795 |
12 |
0 |
0 |
T2 |
13420 |
40 |
0 |
0 |
T3 |
628 |
0 |
0 |
0 |
T4 |
407 |
0 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
14 |
0 |
0 |
T12 |
16327 |
13 |
0 |
0 |
T13 |
492 |
8 |
0 |
0 |
T14 |
522 |
7 |
0 |
0 |
T15 |
527 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
5141548 |
0 |
0 |
T1 |
28795 |
28325 |
0 |
0 |
T2 |
13420 |
7401 |
0 |
0 |
T3 |
628 |
228 |
0 |
0 |
T4 |
407 |
7 |
0 |
0 |
T5 |
566 |
166 |
0 |
0 |
T6 |
15908 |
15483 |
0 |
0 |
T12 |
16327 |
15105 |
0 |
0 |
T13 |
492 |
92 |
0 |
0 |
T14 |
522 |
122 |
0 |
0 |
T15 |
527 |
127 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5765374 |
21 |
0 |
0 |
T5 |
566 |
1 |
0 |
0 |
T6 |
15908 |
0 |
0 |
0 |
T7 |
550 |
0 |
0 |
0 |
T8 |
12309 |
0 |
0 |
0 |
T15 |
527 |
0 |
0 |
0 |
T23 |
704 |
0 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T39 |
17057 |
0 |
0 |
0 |
T46 |
433 |
0 |
0 |
0 |
T47 |
422 |
0 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T107 |
435 |
0 |
0 |
0 |
T137 |
0 |
1 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T178 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |