Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T3,T56,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T3,T56,T58 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
222850 |
0 |
0 |
T1 |
17170995 |
85 |
0 |
0 |
T2 |
8130569 |
17 |
0 |
0 |
T3 |
8298066 |
94 |
0 |
0 |
T6 |
154440 |
18 |
0 |
0 |
T7 |
0 |
48 |
0 |
0 |
T8 |
902215 |
0 |
0 |
0 |
T9 |
104283 |
34 |
0 |
0 |
T10 |
822191 |
80 |
0 |
0 |
T11 |
301431 |
0 |
0 |
0 |
T12 |
0 |
68 |
0 |
0 |
T13 |
0 |
143 |
0 |
0 |
T14 |
21880866 |
85 |
0 |
0 |
T15 |
10371413 |
0 |
0 |
0 |
T16 |
433895 |
0 |
0 |
0 |
T17 |
9633573 |
17 |
0 |
0 |
T18 |
8161067 |
16 |
0 |
0 |
T19 |
4067238 |
0 |
0 |
0 |
T20 |
929355 |
0 |
0 |
0 |
T21 |
38884 |
0 |
0 |
0 |
T22 |
122564 |
0 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T39 |
0 |
62 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
160783 |
16 |
0 |
0 |
T47 |
0 |
18 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
18 |
0 |
0 |
T50 |
0 |
12 |
0 |
0 |
T51 |
0 |
14 |
0 |
0 |
T52 |
195867 |
0 |
0 |
0 |
T53 |
64663 |
0 |
0 |
0 |
T54 |
196767 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
225381 |
0 |
0 |
T1 |
17170995 |
85 |
0 |
0 |
T2 |
8130569 |
17 |
0 |
0 |
T3 |
8298066 |
94 |
0 |
0 |
T6 |
154440 |
18 |
0 |
0 |
T7 |
0 |
48 |
0 |
0 |
T8 |
2896 |
0 |
0 |
0 |
T9 |
8690 |
34 |
0 |
0 |
T10 |
17129 |
80 |
0 |
0 |
T11 |
621 |
0 |
0 |
0 |
T12 |
0 |
68 |
0 |
0 |
T13 |
0 |
143 |
0 |
0 |
T14 |
21880866 |
85 |
0 |
0 |
T15 |
10371413 |
0 |
0 |
0 |
T16 |
433895 |
0 |
0 |
0 |
T17 |
9633573 |
17 |
0 |
0 |
T18 |
8161067 |
16 |
0 |
0 |
T19 |
4067238 |
0 |
0 |
0 |
T20 |
929355 |
0 |
0 |
0 |
T21 |
38884 |
0 |
0 |
0 |
T22 |
122564 |
0 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T39 |
0 |
62 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
669 |
16 |
0 |
0 |
T47 |
0 |
18 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
18 |
0 |
0 |
T50 |
0 |
12 |
0 |
0 |
T51 |
0 |
14 |
0 |
0 |
T52 |
407 |
0 |
0 |
0 |
T53 |
1077 |
0 |
0 |
0 |
T54 |
402 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T23,T26,T284 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T23,T26,T284 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1948 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
6 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
1 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
2021 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
6 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
1 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T23,T26,T284 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T23,T26,T284 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
2012 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
6 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
1 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
2012 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
6 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
1 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T3,T8,T27 |
1 | 1 | Covered | T56,T58,T77 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T56,T58,T77 |
1 | 1 | Covered | T3,T8,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
919 |
0 |
0 |
T3 |
173053 |
2 |
0 |
0 |
T7 |
9947 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
2070 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
438 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
504 |
0 |
0 |
0 |
T61 |
503 |
0 |
0 |
0 |
T62 |
447 |
0 |
0 |
0 |
T63 |
501 |
0 |
0 |
0 |
T64 |
414 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
995 |
0 |
0 |
T3 |
222093 |
2 |
0 |
0 |
T7 |
134296 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
124194 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
107532 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
98435 |
0 |
0 |
0 |
T61 |
125949 |
0 |
0 |
0 |
T62 |
214813 |
0 |
0 |
0 |
T63 |
238449 |
0 |
0 |
0 |
T64 |
24864 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T3,T8,T27 |
1 | 1 | Covered | T56,T58,T77 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T56,T58,T77 |
1 | 1 | Covered | T3,T8,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
984 |
0 |
0 |
T3 |
222093 |
2 |
0 |
0 |
T7 |
134296 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
124194 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
107532 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
98435 |
0 |
0 |
0 |
T61 |
125949 |
0 |
0 |
0 |
T62 |
214813 |
0 |
0 |
0 |
T63 |
238449 |
0 |
0 |
0 |
T64 |
24864 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
984 |
0 |
0 |
T3 |
173053 |
2 |
0 |
0 |
T7 |
9947 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
2070 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
438 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
504 |
0 |
0 |
0 |
T61 |
503 |
0 |
0 |
0 |
T62 |
447 |
0 |
0 |
0 |
T63 |
501 |
0 |
0 |
0 |
T64 |
414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T3,T8,T27 |
1 | 1 | Covered | T56,T58,T77 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T56,T58,T77 |
1 | 1 | Covered | T3,T8,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
928 |
0 |
0 |
T3 |
173053 |
2 |
0 |
0 |
T7 |
9947 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
2070 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
438 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
504 |
0 |
0 |
0 |
T61 |
503 |
0 |
0 |
0 |
T62 |
447 |
0 |
0 |
0 |
T63 |
501 |
0 |
0 |
0 |
T64 |
414 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1002 |
0 |
0 |
T3 |
222093 |
2 |
0 |
0 |
T7 |
134296 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
124194 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
107532 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
98435 |
0 |
0 |
0 |
T61 |
125949 |
0 |
0 |
0 |
T62 |
214813 |
0 |
0 |
0 |
T63 |
238449 |
0 |
0 |
0 |
T64 |
24864 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T3,T8,T27 |
1 | 1 | Covered | T56,T58,T77 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T56,T58,T77 |
1 | 1 | Covered | T3,T8,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
993 |
0 |
0 |
T3 |
222093 |
2 |
0 |
0 |
T7 |
134296 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
124194 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
107532 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
98435 |
0 |
0 |
0 |
T61 |
125949 |
0 |
0 |
0 |
T62 |
214813 |
0 |
0 |
0 |
T63 |
238449 |
0 |
0 |
0 |
T64 |
24864 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
993 |
0 |
0 |
T3 |
173053 |
2 |
0 |
0 |
T7 |
9947 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
2070 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
438 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
504 |
0 |
0 |
0 |
T61 |
503 |
0 |
0 |
0 |
T62 |
447 |
0 |
0 |
0 |
T63 |
501 |
0 |
0 |
0 |
T64 |
414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T3,T8,T27 |
1 | 1 | Covered | T56,T58,T77 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T56,T58,T77 |
1 | 1 | Covered | T3,T8,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
937 |
0 |
0 |
T3 |
173053 |
2 |
0 |
0 |
T7 |
9947 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
2070 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
438 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
504 |
0 |
0 |
0 |
T61 |
503 |
0 |
0 |
0 |
T62 |
447 |
0 |
0 |
0 |
T63 |
501 |
0 |
0 |
0 |
T64 |
414 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1011 |
0 |
0 |
T3 |
222093 |
2 |
0 |
0 |
T7 |
134296 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
124194 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
107532 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
98435 |
0 |
0 |
0 |
T61 |
125949 |
0 |
0 |
0 |
T62 |
214813 |
0 |
0 |
0 |
T63 |
238449 |
0 |
0 |
0 |
T64 |
24864 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T3,T8,T27 |
1 | 1 | Covered | T56,T58,T77 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T8,T27 |
1 | 0 | Covered | T56,T58,T77 |
1 | 1 | Covered | T3,T8,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1003 |
0 |
0 |
T3 |
222093 |
2 |
0 |
0 |
T7 |
134296 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
124194 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
107532 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
98435 |
0 |
0 |
0 |
T61 |
125949 |
0 |
0 |
0 |
T62 |
214813 |
0 |
0 |
0 |
T63 |
238449 |
0 |
0 |
0 |
T64 |
24864 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1003 |
0 |
0 |
T3 |
173053 |
2 |
0 |
0 |
T7 |
9947 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
2070 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
438 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
504 |
0 |
0 |
0 |
T61 |
503 |
0 |
0 |
0 |
T62 |
447 |
0 |
0 |
0 |
T63 |
501 |
0 |
0 |
0 |
T64 |
414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T27,T28 |
1 | 0 | Covered | T3,T27,T28 |
1 | 1 | Covered | T3,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T27,T28 |
1 | 0 | Covered | T3,T27,T28 |
1 | 1 | Covered | T3,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
890 |
0 |
0 |
T3 |
173053 |
2 |
0 |
0 |
T7 |
9947 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
2070 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T45 |
438 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
504 |
0 |
0 |
0 |
T61 |
503 |
0 |
0 |
0 |
T62 |
447 |
0 |
0 |
0 |
T63 |
501 |
0 |
0 |
0 |
T64 |
414 |
0 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T77 |
0 |
4 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
964 |
0 |
0 |
T3 |
222093 |
2 |
0 |
0 |
T7 |
134296 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
124194 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T45 |
107532 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
98435 |
0 |
0 |
0 |
T61 |
125949 |
0 |
0 |
0 |
T62 |
214813 |
0 |
0 |
0 |
T63 |
238449 |
0 |
0 |
0 |
T64 |
24864 |
0 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T77 |
0 |
4 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T27,T28 |
1 | 0 | Covered | T3,T27,T28 |
1 | 1 | Covered | T3,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T27,T28 |
1 | 0 | Covered | T3,T27,T28 |
1 | 1 | Covered | T3,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
954 |
0 |
0 |
T3 |
222093 |
2 |
0 |
0 |
T7 |
134296 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
124194 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T45 |
107532 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
98435 |
0 |
0 |
0 |
T61 |
125949 |
0 |
0 |
0 |
T62 |
214813 |
0 |
0 |
0 |
T63 |
238449 |
0 |
0 |
0 |
T64 |
24864 |
0 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T77 |
0 |
4 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
954 |
0 |
0 |
T3 |
173053 |
2 |
0 |
0 |
T7 |
9947 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
2070 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T45 |
438 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
504 |
0 |
0 |
0 |
T61 |
503 |
0 |
0 |
0 |
T62 |
447 |
0 |
0 |
0 |
T63 |
501 |
0 |
0 |
0 |
T64 |
414 |
0 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T77 |
0 |
4 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T12,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T12,T73 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1122 |
0 |
0 |
T1 |
18209 |
4 |
0 |
0 |
T2 |
6931 |
2 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
0 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1201 |
0 |
0 |
T1 |
728356 |
4 |
0 |
0 |
T2 |
346572 |
2 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
0 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T30,T31 |
1 | 0 | Covered | T29,T30,T31 |
1 | 1 | Covered | T29,T30,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T30,T31 |
1 | 0 | Covered | T29,T30,T31 |
1 | 1 | Covered | T29,T30,T31 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
2936 |
0 |
0 |
T8 |
2896 |
0 |
0 |
0 |
T9 |
8690 |
0 |
0 |
0 |
T10 |
17129 |
0 |
0 |
0 |
T11 |
621 |
0 |
0 |
0 |
T29 |
2070 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
20 |
0 |
0 |
T39 |
0 |
120 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T46 |
669 |
0 |
0 |
0 |
T52 |
407 |
0 |
0 |
0 |
T53 |
1077 |
0 |
0 |
0 |
T54 |
402 |
0 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
502 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
3010 |
0 |
0 |
T8 |
902215 |
0 |
0 |
0 |
T9 |
104283 |
0 |
0 |
0 |
T10 |
822191 |
0 |
0 |
0 |
T11 |
301431 |
0 |
0 |
0 |
T29 |
124194 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
20 |
0 |
0 |
T39 |
0 |
120 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T46 |
160783 |
0 |
0 |
0 |
T52 |
195867 |
0 |
0 |
0 |
T53 |
64663 |
0 |
0 |
0 |
T54 |
196767 |
0 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
240951 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T30,T31 |
1 | 0 | Covered | T29,T30,T31 |
1 | 1 | Covered | T29,T30,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T29,T30,T31 |
1 | 0 | Covered | T29,T30,T31 |
1 | 1 | Covered | T29,T30,T31 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
3000 |
0 |
0 |
T8 |
902215 |
0 |
0 |
0 |
T9 |
104283 |
0 |
0 |
0 |
T10 |
822191 |
0 |
0 |
0 |
T11 |
301431 |
0 |
0 |
0 |
T29 |
124194 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
20 |
0 |
0 |
T39 |
0 |
120 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T46 |
160783 |
0 |
0 |
0 |
T52 |
195867 |
0 |
0 |
0 |
T53 |
64663 |
0 |
0 |
0 |
T54 |
196767 |
0 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
240951 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
3000 |
0 |
0 |
T8 |
2896 |
0 |
0 |
0 |
T9 |
8690 |
0 |
0 |
0 |
T10 |
17129 |
0 |
0 |
0 |
T11 |
621 |
0 |
0 |
0 |
T29 |
2070 |
20 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
20 |
0 |
0 |
T39 |
0 |
120 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T46 |
669 |
0 |
0 |
0 |
T52 |
407 |
0 |
0 |
0 |
T53 |
1077 |
0 |
0 |
0 |
T54 |
402 |
0 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
502 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6575 |
0 |
0 |
T1 |
18209 |
0 |
0 |
0 |
T2 |
6931 |
0 |
0 |
0 |
T4 |
524 |
20 |
0 |
0 |
T5 |
503 |
20 |
0 |
0 |
T6 |
695 |
0 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
20 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
20 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6650 |
0 |
0 |
T1 |
728356 |
0 |
0 |
0 |
T2 |
346572 |
0 |
0 |
0 |
T4 |
70891 |
20 |
0 |
0 |
T5 |
128418 |
20 |
0 |
0 |
T6 |
76525 |
0 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
20 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
20 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6641 |
0 |
0 |
T1 |
728356 |
0 |
0 |
0 |
T2 |
346572 |
0 |
0 |
0 |
T4 |
70891 |
20 |
0 |
0 |
T5 |
128418 |
20 |
0 |
0 |
T6 |
76525 |
0 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
20 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
20 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6641 |
0 |
0 |
T1 |
18209 |
0 |
0 |
0 |
T2 |
6931 |
0 |
0 |
0 |
T4 |
524 |
20 |
0 |
0 |
T5 |
503 |
20 |
0 |
0 |
T6 |
695 |
0 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
20 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
20 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7787 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T4 |
524 |
20 |
0 |
0 |
T5 |
503 |
20 |
0 |
0 |
T6 |
695 |
0 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
1 |
0 |
0 |
T16 |
523 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7863 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T4 |
70891 |
20 |
0 |
0 |
T5 |
128418 |
20 |
0 |
0 |
T6 |
76525 |
0 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
1 |
0 |
0 |
T16 |
18342 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7854 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T4 |
70891 |
20 |
0 |
0 |
T5 |
128418 |
20 |
0 |
0 |
T6 |
76525 |
0 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
1 |
0 |
0 |
T16 |
18342 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7854 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T4 |
524 |
20 |
0 |
0 |
T5 |
503 |
20 |
0 |
0 |
T6 |
695 |
0 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
1 |
0 |
0 |
T16 |
523 |
20 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6479 |
0 |
0 |
T1 |
18209 |
0 |
0 |
0 |
T2 |
6931 |
0 |
0 |
0 |
T4 |
524 |
20 |
0 |
0 |
T5 |
503 |
20 |
0 |
0 |
T6 |
695 |
0 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
20 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
20 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6553 |
0 |
0 |
T1 |
728356 |
0 |
0 |
0 |
T2 |
346572 |
0 |
0 |
0 |
T4 |
70891 |
20 |
0 |
0 |
T5 |
128418 |
20 |
0 |
0 |
T6 |
76525 |
0 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
20 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
20 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T22 |
1 | 0 | Covered | T4,T5,T22 |
1 | 1 | Covered | T4,T5,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6545 |
0 |
0 |
T1 |
728356 |
0 |
0 |
0 |
T2 |
346572 |
0 |
0 |
0 |
T4 |
70891 |
20 |
0 |
0 |
T5 |
128418 |
20 |
0 |
0 |
T6 |
76525 |
0 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
20 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
20 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6545 |
0 |
0 |
T1 |
18209 |
0 |
0 |
0 |
T2 |
6931 |
0 |
0 |
0 |
T4 |
524 |
20 |
0 |
0 |
T5 |
503 |
20 |
0 |
0 |
T6 |
695 |
0 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
20 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
20 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T32 |
1 | 0 | Covered | T8,T11,T32 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T32 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T8,T11,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
951 |
0 |
0 |
T8 |
2896 |
1 |
0 |
0 |
T9 |
8690 |
0 |
0 |
0 |
T10 |
17129 |
0 |
0 |
0 |
T11 |
621 |
1 |
0 |
0 |
T12 |
12771 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T46 |
669 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
407 |
0 |
0 |
0 |
T53 |
1077 |
0 |
0 |
0 |
T54 |
402 |
0 |
0 |
0 |
T70 |
502 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1028 |
0 |
0 |
T8 |
902215 |
1 |
0 |
0 |
T9 |
104283 |
0 |
0 |
0 |
T10 |
822191 |
0 |
0 |
0 |
T11 |
301431 |
1 |
0 |
0 |
T12 |
306519 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T46 |
160783 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
195867 |
0 |
0 |
0 |
T53 |
64663 |
0 |
0 |
0 |
T54 |
196767 |
0 |
0 |
0 |
T70 |
240951 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T32 |
1 | 0 | Covered | T8,T11,T32 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T32 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T8,T11,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1018 |
0 |
0 |
T8 |
902215 |
1 |
0 |
0 |
T9 |
104283 |
0 |
0 |
0 |
T10 |
822191 |
0 |
0 |
0 |
T11 |
301431 |
1 |
0 |
0 |
T12 |
306519 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T46 |
160783 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
195867 |
0 |
0 |
0 |
T53 |
64663 |
0 |
0 |
0 |
T54 |
196767 |
0 |
0 |
0 |
T70 |
240951 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1018 |
0 |
0 |
T8 |
2896 |
1 |
0 |
0 |
T9 |
8690 |
0 |
0 |
0 |
T10 |
17129 |
0 |
0 |
0 |
T11 |
621 |
1 |
0 |
0 |
T12 |
12771 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T46 |
669 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
407 |
0 |
0 |
0 |
T53 |
1077 |
0 |
0 |
0 |
T54 |
402 |
0 |
0 |
0 |
T70 |
502 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1960 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
2036 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
2026 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
2026 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T18,T3 |
1 | 0 | Covered | T6,T18,T3 |
1 | 1 | Covered | T6,T18,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T18,T3 |
1 | 0 | Covered | T6,T18,T3 |
1 | 1 | Covered | T6,T18,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1288 |
0 |
0 |
T1 |
18209 |
0 |
0 |
0 |
T2 |
6931 |
0 |
0 |
0 |
T3 |
0 |
5 |
0 |
0 |
T6 |
695 |
6 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
0 |
0 |
0 |
T18 |
708 |
6 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
0 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T39 |
0 |
19 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1359 |
0 |
0 |
T1 |
728356 |
0 |
0 |
0 |
T2 |
346572 |
0 |
0 |
0 |
T3 |
0 |
5 |
0 |
0 |
T6 |
76525 |
6 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
0 |
0 |
0 |
T18 |
354121 |
6 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
0 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T39 |
0 |
19 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T18,T3 |
1 | 0 | Covered | T6,T18,T3 |
1 | 1 | Covered | T6,T18,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T18,T3 |
1 | 0 | Covered | T6,T18,T3 |
1 | 1 | Covered | T6,T18,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1349 |
0 |
0 |
T1 |
728356 |
0 |
0 |
0 |
T2 |
346572 |
0 |
0 |
0 |
T3 |
0 |
5 |
0 |
0 |
T6 |
76525 |
6 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
0 |
0 |
0 |
T18 |
354121 |
6 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
0 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T39 |
0 |
19 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1349 |
0 |
0 |
T1 |
18209 |
0 |
0 |
0 |
T2 |
6931 |
0 |
0 |
0 |
T3 |
0 |
5 |
0 |
0 |
T6 |
695 |
6 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
0 |
0 |
0 |
T18 |
708 |
6 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
0 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T39 |
0 |
19 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T18,T3 |
1 | 0 | Covered | T6,T18,T3 |
1 | 1 | Covered | T6,T18,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T18,T3 |
1 | 0 | Covered | T6,T18,T3 |
1 | 1 | Covered | T6,T18,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1095 |
0 |
0 |
T1 |
18209 |
0 |
0 |
0 |
T2 |
6931 |
0 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T6 |
695 |
3 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
0 |
0 |
0 |
T18 |
708 |
2 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
0 |
12 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1170 |
0 |
0 |
T1 |
728356 |
0 |
0 |
0 |
T2 |
346572 |
0 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T6 |
76525 |
3 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
0 |
0 |
0 |
T18 |
354121 |
2 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
0 |
12 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T18,T3 |
1 | 0 | Covered | T6,T18,T3 |
1 | 1 | Covered | T6,T18,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T6,T18,T3 |
1 | 0 | Covered | T6,T18,T3 |
1 | 1 | Covered | T6,T18,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1158 |
0 |
0 |
T1 |
728356 |
0 |
0 |
0 |
T2 |
346572 |
0 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T6 |
76525 |
3 |
0 |
0 |
T14 |
931927 |
0 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
0 |
0 |
0 |
T18 |
354121 |
2 |
0 |
0 |
T21 |
19020 |
0 |
0 |
0 |
T22 |
60776 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
0 |
12 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1158 |
0 |
0 |
T1 |
18209 |
0 |
0 |
0 |
T2 |
6931 |
0 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T6 |
695 |
3 |
0 |
0 |
T14 |
19415 |
0 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
0 |
0 |
0 |
T18 |
708 |
2 |
0 |
0 |
T21 |
422 |
0 |
0 |
0 |
T22 |
506 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
0 |
12 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6705 |
0 |
0 |
T1 |
18209 |
60 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
66 |
0 |
0 |
T12 |
0 |
96 |
0 |
0 |
T13 |
0 |
68 |
0 |
0 |
T14 |
19415 |
75 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
51 |
0 |
0 |
T74 |
0 |
69 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6779 |
0 |
0 |
T1 |
728356 |
60 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
66 |
0 |
0 |
T12 |
0 |
96 |
0 |
0 |
T13 |
0 |
68 |
0 |
0 |
T14 |
931927 |
75 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
51 |
0 |
0 |
T74 |
0 |
69 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6768 |
0 |
0 |
T1 |
728356 |
60 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
66 |
0 |
0 |
T12 |
0 |
96 |
0 |
0 |
T13 |
0 |
68 |
0 |
0 |
T14 |
931927 |
75 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
51 |
0 |
0 |
T74 |
0 |
69 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6768 |
0 |
0 |
T1 |
18209 |
60 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
66 |
0 |
0 |
T12 |
0 |
96 |
0 |
0 |
T13 |
0 |
68 |
0 |
0 |
T14 |
19415 |
75 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
51 |
0 |
0 |
T74 |
0 |
69 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6744 |
0 |
0 |
T1 |
18209 |
81 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
19415 |
75 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
72 |
0 |
0 |
T74 |
0 |
69 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6824 |
0 |
0 |
T1 |
728356 |
81 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
931927 |
75 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
72 |
0 |
0 |
T74 |
0 |
69 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6813 |
0 |
0 |
T1 |
728356 |
81 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
931927 |
75 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
72 |
0 |
0 |
T74 |
0 |
69 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6813 |
0 |
0 |
T1 |
18209 |
81 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
19415 |
75 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
72 |
0 |
0 |
T74 |
0 |
69 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6657 |
0 |
0 |
T1 |
18209 |
71 |
0 |
0 |
T2 |
6931 |
51 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T12 |
0 |
77 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
19415 |
66 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
67 |
0 |
0 |
T74 |
0 |
76 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6731 |
0 |
0 |
T1 |
728356 |
71 |
0 |
0 |
T2 |
346572 |
51 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T12 |
0 |
77 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
931927 |
66 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
67 |
0 |
0 |
T74 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6722 |
0 |
0 |
T1 |
728356 |
71 |
0 |
0 |
T2 |
346572 |
51 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T12 |
0 |
77 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
931927 |
66 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
67 |
0 |
0 |
T74 |
0 |
76 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6722 |
0 |
0 |
T1 |
18209 |
71 |
0 |
0 |
T2 |
6931 |
51 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T12 |
0 |
77 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
19415 |
66 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
67 |
0 |
0 |
T74 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6602 |
0 |
0 |
T1 |
18209 |
60 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
64 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
67 |
0 |
0 |
T14 |
19415 |
72 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
72 |
0 |
0 |
T74 |
0 |
76 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6675 |
0 |
0 |
T1 |
728356 |
60 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
64 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
67 |
0 |
0 |
T14 |
931927 |
72 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
72 |
0 |
0 |
T74 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
6666 |
0 |
0 |
T1 |
728356 |
60 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
64 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
67 |
0 |
0 |
T14 |
931927 |
72 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
72 |
0 |
0 |
T74 |
0 |
76 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
6666 |
0 |
0 |
T1 |
18209 |
60 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
64 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
67 |
0 |
0 |
T14 |
19415 |
72 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
51 |
0 |
0 |
T73 |
0 |
72 |
0 |
0 |
T74 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1102 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1173 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1164 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1164 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1065 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1138 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1129 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1129 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T26 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1078 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1150 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T26 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1142 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1142 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1080 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1153 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1145 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1145 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7466 |
0 |
0 |
T1 |
18209 |
60 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
66 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
96 |
0 |
0 |
T14 |
19415 |
75 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7544 |
0 |
0 |
T1 |
728356 |
60 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
66 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
96 |
0 |
0 |
T14 |
931927 |
75 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7535 |
0 |
0 |
T1 |
728356 |
60 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
66 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
96 |
0 |
0 |
T14 |
931927 |
75 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7535 |
0 |
0 |
T1 |
18209 |
60 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
66 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
96 |
0 |
0 |
T14 |
19415 |
75 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7418 |
0 |
0 |
T1 |
18209 |
81 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
19415 |
75 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7496 |
0 |
0 |
T1 |
728356 |
81 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
931927 |
75 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7485 |
0 |
0 |
T1 |
728356 |
81 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
931927 |
75 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7485 |
0 |
0 |
T1 |
18209 |
81 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
19415 |
75 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7379 |
0 |
0 |
T1 |
18209 |
71 |
0 |
0 |
T2 |
6931 |
51 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
77 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
19415 |
66 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7454 |
0 |
0 |
T1 |
728356 |
71 |
0 |
0 |
T2 |
346572 |
51 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
77 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
931927 |
66 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7446 |
0 |
0 |
T1 |
728356 |
71 |
0 |
0 |
T2 |
346572 |
51 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
77 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
931927 |
66 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7446 |
0 |
0 |
T1 |
18209 |
71 |
0 |
0 |
T2 |
6931 |
51 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
89 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
77 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
19415 |
66 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7325 |
0 |
0 |
T1 |
18209 |
60 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
64 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
67 |
0 |
0 |
T14 |
19415 |
72 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7400 |
0 |
0 |
T1 |
728356 |
60 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
64 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
67 |
0 |
0 |
T14 |
931927 |
72 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
7391 |
0 |
0 |
T1 |
728356 |
60 |
0 |
0 |
T2 |
346572 |
60 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
64 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
67 |
0 |
0 |
T14 |
931927 |
72 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
51 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
7391 |
0 |
0 |
T1 |
18209 |
60 |
0 |
0 |
T2 |
6931 |
60 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
64 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
67 |
0 |
0 |
T14 |
19415 |
72 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
51 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1834 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1912 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1903 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1903 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1804 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1879 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1869 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1869 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T26 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1789 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1860 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T26 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1852 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1852 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1791 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1864 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1855 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1855 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1880 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1953 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1944 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1944 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1800 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1873 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1863 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1863 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1799 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1871 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T23 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1862 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1862 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T26 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1782 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1854 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T1,T14,T2 |
1 | 1 | Covered | T82,T83,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T14,T2 |
1 | 0 | Covered | T82,T83,T26 |
1 | 1 | Covered | T1,T14,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307941163 |
1844 |
0 |
0 |
T1 |
728356 |
5 |
0 |
0 |
T2 |
346572 |
1 |
0 |
0 |
T3 |
222093 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
931927 |
5 |
0 |
0 |
T15 |
449963 |
0 |
0 |
0 |
T16 |
18342 |
0 |
0 |
0 |
T17 |
413681 |
1 |
0 |
0 |
T18 |
354121 |
0 |
0 |
0 |
T19 |
193276 |
0 |
0 |
0 |
T20 |
43817 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9005768 |
1844 |
0 |
0 |
T1 |
18209 |
5 |
0 |
0 |
T2 |
6931 |
1 |
0 |
0 |
T3 |
173053 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
19415 |
5 |
0 |
0 |
T15 |
968 |
0 |
0 |
0 |
T16 |
523 |
0 |
0 |
0 |
T17 |
5170 |
1 |
0 |
0 |
T18 |
708 |
0 |
0 |
0 |
T19 |
402 |
0 |
0 |
0 |
T20 |
438 |
0 |
0 |
0 |