Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T14,T15 |
1 | 0 | Covered | T1,T14,T15 |
1 | 1 | Covered | T9,T11,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T14,T15 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T1,T14,T15 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
229042 |
0 |
0 |
T1 |
245080 |
2 |
0 |
0 |
T2 |
390260 |
0 |
0 |
0 |
T3 |
1010154 |
21 |
0 |
0 |
T10 |
1712248 |
18 |
0 |
0 |
T11 |
453830 |
0 |
0 |
0 |
T12 |
490174 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
117395 |
0 |
0 |
0 |
T15 |
77742 |
0 |
0 |
0 |
T16 |
201653 |
0 |
0 |
0 |
T17 |
336866 |
15 |
0 |
0 |
T18 |
106377 |
0 |
0 |
0 |
T19 |
205076 |
0 |
0 |
0 |
T20 |
376538 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T28 |
241438 |
0 |
0 |
0 |
T30 |
564976 |
14 |
0 |
0 |
T31 |
1910296 |
16 |
0 |
0 |
T32 |
0 |
10 |
0 |
0 |
T35 |
0 |
9 |
0 |
0 |
T36 |
0 |
24 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
1398318 |
36 |
0 |
0 |
T52 |
0 |
18 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
18 |
0 |
0 |
T55 |
0 |
14 |
0 |
0 |
T56 |
0 |
16 |
0 |
0 |
T57 |
0 |
14 |
0 |
0 |
T58 |
0 |
16 |
0 |
0 |
T59 |
518006 |
0 |
0 |
0 |
T60 |
85870 |
0 |
0 |
0 |
T61 |
423592 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
230996 |
0 |
0 |
T1 |
245080 |
2 |
0 |
0 |
T2 |
390260 |
0 |
0 |
0 |
T3 |
534786 |
21 |
0 |
0 |
T10 |
1712248 |
18 |
0 |
0 |
T11 |
453830 |
0 |
0 |
0 |
T12 |
490174 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
117395 |
0 |
0 |
0 |
T15 |
77742 |
0 |
0 |
0 |
T16 |
201653 |
0 |
0 |
0 |
T17 |
191401 |
15 |
0 |
0 |
T18 |
53799 |
0 |
0 |
0 |
T19 |
103762 |
0 |
0 |
0 |
T20 |
188902 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T28 |
241438 |
0 |
0 |
0 |
T30 |
564976 |
14 |
0 |
0 |
T31 |
1910296 |
16 |
0 |
0 |
T32 |
0 |
10 |
0 |
0 |
T35 |
0 |
9 |
0 |
0 |
T36 |
0 |
24 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
1398318 |
36 |
0 |
0 |
T52 |
0 |
18 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
18 |
0 |
0 |
T55 |
0 |
14 |
0 |
0 |
T56 |
0 |
16 |
0 |
0 |
T57 |
0 |
14 |
0 |
0 |
T58 |
0 |
16 |
0 |
0 |
T59 |
518006 |
0 |
0 |
0 |
T60 |
85870 |
0 |
0 |
0 |
T61 |
423592 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T14,T15 |
1 | 0 | Covered | T1,T14,T15 |
1 | 1 | Covered | T21,T357,T371 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T14,T15 |
1 | 0 | Covered | T21,T357,T371 |
1 | 1 | Covered | T1,T14,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
2029 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
969 |
1 |
0 |
0 |
T15 |
670 |
1 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
1 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
2085 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
116426 |
1 |
0 |
0 |
T15 |
77072 |
1 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
1 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T14,T15 |
1 | 0 | Covered | T1,T14,T15 |
1 | 1 | Covered | T21,T357,T371 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T14,T15 |
1 | 0 | Covered | T21,T357,T371 |
1 | 1 | Covered | T1,T14,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
2080 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
116426 |
1 |
0 |
0 |
T15 |
77072 |
1 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
1 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
2080 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
969 |
1 |
0 |
0 |
T15 |
670 |
1 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
1 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T24,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T24,T66 |
1 | 1 | Covered | T9,T11,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
940 |
0 |
0 |
T9 |
710855 |
3 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
1 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T31 |
38205 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
995 |
0 |
0 |
T9 |
117952 |
3 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
1 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T31 |
916943 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T24,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T24,T66 |
1 | 1 | Covered | T9,T11,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
989 |
0 |
0 |
T9 |
117952 |
3 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
1 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T31 |
916943 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
989 |
0 |
0 |
T9 |
710855 |
3 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
1 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T31 |
38205 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T24,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T24,T66 |
1 | 1 | Covered | T9,T11,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
930 |
0 |
0 |
T9 |
710855 |
3 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
1 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T31 |
38205 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
990 |
0 |
0 |
T9 |
117952 |
3 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
1 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T31 |
916943 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T24,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T24,T66 |
1 | 1 | Covered | T9,T11,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
984 |
0 |
0 |
T9 |
117952 |
3 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
1 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T31 |
916943 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
984 |
0 |
0 |
T9 |
710855 |
3 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
1 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T31 |
38205 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T24,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T24,T66 |
1 | 1 | Covered | T9,T11,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
960 |
0 |
0 |
T9 |
710855 |
3 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
1 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T31 |
38205 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1012 |
0 |
0 |
T9 |
117952 |
3 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
1 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T31 |
916943 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T24,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T24,T66 |
1 | 1 | Covered | T9,T11,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1006 |
0 |
0 |
T9 |
117952 |
3 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
1 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T31 |
916943 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1006 |
0 |
0 |
T9 |
710855 |
3 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
1 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T31 |
38205 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T11,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T11,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
939 |
0 |
0 |
T9 |
710855 |
4 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
2 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T31 |
38205 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
997 |
0 |
0 |
T9 |
117952 |
4 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
2 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T31 |
916943 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T11,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T9,T11,T24 |
1 | 0 | Covered | T9,T11,T24 |
1 | 1 | Covered | T9,T11,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
990 |
0 |
0 |
T9 |
117952 |
4 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
2 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T31 |
916943 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
990 |
0 |
0 |
T9 |
710855 |
4 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
2 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T31 |
38205 |
0 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T3,T9,T10 |
1 | 0 | Covered | T3,T9,T10 |
1 | 1 | Covered | T9,T35,T39 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T3,T9,T10 |
1 | 0 | Covered | T9,T35,T39 |
1 | 1 | Covered | T3,T9,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1110 |
0 |
0 |
T3 |
19806 |
6 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T8 |
516 |
0 |
0 |
0 |
T9 |
710855 |
2 |
0 |
0 |
T10 |
17295 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T30 |
593 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1168 |
0 |
0 |
T3 |
495174 |
6 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T8 |
55634 |
0 |
0 |
0 |
T9 |
117952 |
2 |
0 |
0 |
T10 |
838829 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T30 |
281895 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T25,T26 |
1 | 0 | Covered | T5,T25,T26 |
1 | 1 | Covered | T5,T25,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T25,T26 |
1 | 0 | Covered | T5,T25,T26 |
1 | 1 | Covered | T5,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
2705 |
0 |
0 |
T1 |
509 |
0 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T5 |
501 |
20 |
0 |
0 |
T6 |
502 |
0 |
0 |
0 |
T7 |
404 |
0 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T41 |
0 |
20 |
0 |
0 |
T50 |
0 |
60 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
2758 |
0 |
0 |
T1 |
244571 |
0 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T5 |
30072 |
20 |
0 |
0 |
T6 |
243656 |
0 |
0 |
0 |
T7 |
99029 |
0 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
0 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T41 |
0 |
20 |
0 |
0 |
T50 |
0 |
60 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T25,T26 |
1 | 0 | Covered | T5,T25,T26 |
1 | 1 | Covered | T5,T25,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T25,T26 |
1 | 0 | Covered | T5,T25,T26 |
1 | 1 | Covered | T5,T25,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
2751 |
0 |
0 |
T1 |
244571 |
0 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T5 |
30072 |
20 |
0 |
0 |
T6 |
243656 |
0 |
0 |
0 |
T7 |
99029 |
0 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
0 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T41 |
0 |
20 |
0 |
0 |
T50 |
0 |
60 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
2751 |
0 |
0 |
T1 |
509 |
0 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T5 |
501 |
20 |
0 |
0 |
T6 |
502 |
0 |
0 |
0 |
T7 |
404 |
0 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T41 |
0 |
20 |
0 |
0 |
T50 |
0 |
60 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T25 |
1 | 0 | Covered | T5,T6,T25 |
1 | 1 | Covered | T6,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T25 |
1 | 0 | Covered | T6,T27,T28 |
1 | 1 | Covered | T5,T6,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
6377 |
0 |
0 |
T1 |
509 |
0 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T5 |
501 |
1 |
0 |
0 |
T6 |
502 |
20 |
0 |
0 |
T7 |
404 |
0 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
6438 |
0 |
0 |
T1 |
244571 |
0 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T5 |
30072 |
1 |
0 |
0 |
T6 |
243656 |
20 |
0 |
0 |
T7 |
99029 |
0 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
0 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T25 |
1 | 0 | Covered | T5,T6,T25 |
1 | 1 | Covered | T6,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T25 |
1 | 0 | Covered | T6,T27,T28 |
1 | 1 | Covered | T5,T6,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
6429 |
0 |
0 |
T1 |
244571 |
0 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T5 |
30072 |
1 |
0 |
0 |
T6 |
243656 |
20 |
0 |
0 |
T7 |
99029 |
0 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
0 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
6429 |
0 |
0 |
T1 |
509 |
0 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T5 |
501 |
1 |
0 |
0 |
T6 |
502 |
20 |
0 |
0 |
T7 |
404 |
0 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T5,T6,T1 |
1 | 1 | Covered | T6,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T6,T27,T28 |
1 | 1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7582 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
0 |
7 |
0 |
0 |
T5 |
501 |
1 |
0 |
0 |
T6 |
502 |
20 |
0 |
0 |
T7 |
404 |
0 |
0 |
0 |
T14 |
969 |
1 |
0 |
0 |
T15 |
670 |
1 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7643 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
0 |
7 |
0 |
0 |
T5 |
30072 |
1 |
0 |
0 |
T6 |
243656 |
20 |
0 |
0 |
T7 |
99029 |
0 |
0 |
0 |
T14 |
116426 |
1 |
0 |
0 |
T15 |
77072 |
1 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T5,T6,T1 |
1 | 1 | Covered | T6,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T6,T27,T28 |
1 | 1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7634 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
0 |
7 |
0 |
0 |
T5 |
30072 |
1 |
0 |
0 |
T6 |
243656 |
20 |
0 |
0 |
T7 |
99029 |
0 |
0 |
0 |
T14 |
116426 |
1 |
0 |
0 |
T15 |
77072 |
1 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7634 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
0 |
7 |
0 |
0 |
T5 |
501 |
1 |
0 |
0 |
T6 |
502 |
20 |
0 |
0 |
T7 |
404 |
0 |
0 |
0 |
T14 |
969 |
1 |
0 |
0 |
T15 |
670 |
1 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T6,T27,T28 |
1 | 0 | Covered | T6,T27,T28 |
1 | 1 | Covered | T6,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T6,T27,T28 |
1 | 0 | Covered | T6,T27,T28 |
1 | 1 | Covered | T6,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
6244 |
0 |
0 |
T1 |
509 |
0 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T6 |
502 |
20 |
0 |
0 |
T7 |
404 |
0 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T44 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
T80 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
6306 |
0 |
0 |
T1 |
244571 |
0 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T6 |
243656 |
20 |
0 |
0 |
T7 |
99029 |
0 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
0 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T44 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
T80 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T6,T27,T28 |
1 | 0 | Covered | T6,T27,T28 |
1 | 1 | Covered | T6,T27,T28 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T6,T27,T28 |
1 | 0 | Covered | T6,T27,T28 |
1 | 1 | Covered | T6,T27,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
6296 |
0 |
0 |
T1 |
244571 |
0 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T6 |
243656 |
20 |
0 |
0 |
T7 |
99029 |
0 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
0 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T44 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
T80 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
6296 |
0 |
0 |
T1 |
509 |
0 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T6 |
502 |
20 |
0 |
0 |
T7 |
404 |
0 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T44 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
T80 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T2,T4,T8 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T2,T4,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
933 |
0 |
0 |
T2 |
1112 |
1 |
0 |
0 |
T3 |
19806 |
0 |
0 |
0 |
T4 |
724 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
988 |
0 |
0 |
T2 |
389148 |
1 |
0 |
0 |
T3 |
495174 |
0 |
0 |
0 |
T4 |
145835 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
0 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T2,T4,T8 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T2,T4,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
984 |
0 |
0 |
T2 |
389148 |
1 |
0 |
0 |
T3 |
495174 |
0 |
0 |
0 |
T4 |
145835 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
0 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
984 |
0 |
0 |
T2 |
1112 |
1 |
0 |
0 |
T3 |
19806 |
0 |
0 |
0 |
T4 |
724 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1994 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
1 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
2045 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
1 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
2039 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
1 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
2039 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
1 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Covered | T30,T31,T32 |
1 | 1 | Covered | T30,T31,T32 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Covered | T30,T31,T32 |
1 | 1 | Covered | T30,T31,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1273 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
0 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
4 |
0 |
0 |
T31 |
38205 |
5 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T51 |
26891 |
0 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1327 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
0 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
4 |
0 |
0 |
T31 |
916943 |
5 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T51 |
672268 |
0 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Covered | T30,T31,T32 |
1 | 1 | Covered | T30,T31,T32 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Covered | T30,T31,T32 |
1 | 1 | Covered | T30,T31,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1318 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
0 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
4 |
0 |
0 |
T31 |
916943 |
5 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T51 |
672268 |
0 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1318 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
0 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
4 |
0 |
0 |
T31 |
38205 |
5 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T51 |
26891 |
0 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Covered | T30,T31,T32 |
1 | 1 | Covered | T30,T31,T32 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Covered | T30,T31,T32 |
1 | 1 | Covered | T30,T31,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1084 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
0 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
3 |
0 |
0 |
T31 |
38205 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T51 |
26891 |
0 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1144 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
0 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
3 |
0 |
0 |
T31 |
916943 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T51 |
672268 |
0 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Covered | T30,T31,T32 |
1 | 1 | Covered | T30,T31,T32 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Covered | T30,T31,T32 |
1 | 1 | Covered | T30,T31,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1138 |
0 |
0 |
T10 |
838829 |
0 |
0 |
0 |
T11 |
225461 |
0 |
0 |
0 |
T12 |
244583 |
0 |
0 |
0 |
T28 |
120197 |
0 |
0 |
0 |
T30 |
281895 |
3 |
0 |
0 |
T31 |
916943 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T51 |
672268 |
0 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
258487 |
0 |
0 |
0 |
T60 |
42510 |
0 |
0 |
0 |
T61 |
211374 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1138 |
0 |
0 |
T10 |
17295 |
0 |
0 |
0 |
T11 |
1454 |
0 |
0 |
0 |
T12 |
504 |
0 |
0 |
0 |
T28 |
522 |
0 |
0 |
0 |
T30 |
593 |
3 |
0 |
0 |
T31 |
38205 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T51 |
26891 |
0 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
3 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T59 |
516 |
0 |
0 |
0 |
T60 |
425 |
0 |
0 |
0 |
T61 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7107 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
98 |
0 |
0 |
T10 |
0 |
71 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
76 |
0 |
0 |
T36 |
0 |
77 |
0 |
0 |
T38 |
0 |
65 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7170 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
98 |
0 |
0 |
T10 |
0 |
71 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
76 |
0 |
0 |
T36 |
0 |
77 |
0 |
0 |
T38 |
0 |
65 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7164 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
98 |
0 |
0 |
T10 |
0 |
71 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
76 |
0 |
0 |
T36 |
0 |
77 |
0 |
0 |
T38 |
0 |
65 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7164 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
98 |
0 |
0 |
T10 |
0 |
71 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
76 |
0 |
0 |
T36 |
0 |
77 |
0 |
0 |
T38 |
0 |
65 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
6965 |
0 |
0 |
T3 |
19806 |
72 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
60 |
0 |
0 |
T17 |
15312 |
55 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
88 |
0 |
0 |
T37 |
0 |
67 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T39 |
0 |
61 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7028 |
0 |
0 |
T3 |
495174 |
72 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
60 |
0 |
0 |
T17 |
160777 |
55 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
88 |
0 |
0 |
T37 |
0 |
67 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T39 |
0 |
61 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7021 |
0 |
0 |
T3 |
495174 |
72 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
60 |
0 |
0 |
T17 |
160777 |
55 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
88 |
0 |
0 |
T37 |
0 |
67 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T39 |
0 |
61 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7021 |
0 |
0 |
T3 |
19806 |
72 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
60 |
0 |
0 |
T17 |
15312 |
55 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
88 |
0 |
0 |
T37 |
0 |
67 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T39 |
0 |
61 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7095 |
0 |
0 |
T3 |
19806 |
68 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
72 |
0 |
0 |
T36 |
0 |
76 |
0 |
0 |
T37 |
0 |
65 |
0 |
0 |
T38 |
0 |
86 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
81 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7151 |
0 |
0 |
T3 |
495174 |
68 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
72 |
0 |
0 |
T36 |
0 |
76 |
0 |
0 |
T37 |
0 |
65 |
0 |
0 |
T38 |
0 |
86 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
81 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7144 |
0 |
0 |
T3 |
495174 |
68 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
72 |
0 |
0 |
T36 |
0 |
76 |
0 |
0 |
T37 |
0 |
65 |
0 |
0 |
T38 |
0 |
86 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
81 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7144 |
0 |
0 |
T3 |
19806 |
68 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
72 |
0 |
0 |
T36 |
0 |
76 |
0 |
0 |
T37 |
0 |
65 |
0 |
0 |
T38 |
0 |
86 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
81 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7224 |
0 |
0 |
T3 |
19806 |
92 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
58 |
0 |
0 |
T38 |
0 |
67 |
0 |
0 |
T39 |
0 |
64 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
71 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7283 |
0 |
0 |
T3 |
495174 |
92 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
58 |
0 |
0 |
T38 |
0 |
67 |
0 |
0 |
T39 |
0 |
64 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
71 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7277 |
0 |
0 |
T3 |
495174 |
92 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
58 |
0 |
0 |
T38 |
0 |
67 |
0 |
0 |
T39 |
0 |
64 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
71 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7277 |
0 |
0 |
T3 |
19806 |
92 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
58 |
0 |
0 |
T38 |
0 |
67 |
0 |
0 |
T39 |
0 |
64 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T82 |
0 |
71 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1181 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1238 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1232 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1232 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1200 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1255 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1248 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1248 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1181 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1236 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1229 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1229 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1152 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1209 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1202 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1202 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7884 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
98 |
0 |
0 |
T10 |
0 |
71 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
76 |
0 |
0 |
T36 |
0 |
77 |
0 |
0 |
T38 |
0 |
65 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7943 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
98 |
0 |
0 |
T10 |
0 |
71 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
76 |
0 |
0 |
T36 |
0 |
77 |
0 |
0 |
T38 |
0 |
65 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7938 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
98 |
0 |
0 |
T10 |
0 |
71 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
76 |
0 |
0 |
T36 |
0 |
77 |
0 |
0 |
T38 |
0 |
65 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7938 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
98 |
0 |
0 |
T10 |
0 |
71 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
76 |
0 |
0 |
T36 |
0 |
77 |
0 |
0 |
T38 |
0 |
65 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7620 |
0 |
0 |
T3 |
19806 |
72 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
60 |
0 |
0 |
T17 |
15312 |
55 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
88 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7677 |
0 |
0 |
T3 |
495174 |
72 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
60 |
0 |
0 |
T17 |
160777 |
55 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
88 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7672 |
0 |
0 |
T3 |
495174 |
72 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
60 |
0 |
0 |
T17 |
160777 |
55 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
88 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7672 |
0 |
0 |
T3 |
19806 |
72 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
60 |
0 |
0 |
T17 |
15312 |
55 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
88 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7807 |
0 |
0 |
T3 |
19806 |
68 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
72 |
0 |
0 |
T36 |
0 |
76 |
0 |
0 |
T38 |
0 |
86 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7863 |
0 |
0 |
T3 |
495174 |
68 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
72 |
0 |
0 |
T36 |
0 |
76 |
0 |
0 |
T38 |
0 |
86 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7856 |
0 |
0 |
T3 |
495174 |
68 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
72 |
0 |
0 |
T36 |
0 |
76 |
0 |
0 |
T38 |
0 |
86 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7856 |
0 |
0 |
T3 |
19806 |
68 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
72 |
0 |
0 |
T36 |
0 |
76 |
0 |
0 |
T38 |
0 |
86 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7812 |
0 |
0 |
T3 |
19806 |
92 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T38 |
0 |
67 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7872 |
0 |
0 |
T3 |
495174 |
92 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T38 |
0 |
67 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
7867 |
0 |
0 |
T3 |
495174 |
92 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T17 |
160777 |
85 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T38 |
0 |
67 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
7867 |
0 |
0 |
T3 |
19806 |
92 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T17 |
15312 |
85 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T38 |
0 |
67 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
51 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1926 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1983 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1977 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1977 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1811 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1870 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1863 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1863 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1851 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1906 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1899 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1899 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1853 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1913 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1906 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1906 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1918 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1975 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T1,T17,T3 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T17,T3 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T1,T17,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1969 |
0 |
0 |
T1 |
244571 |
1 |
0 |
0 |
T2 |
389148 |
0 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
116426 |
0 |
0 |
0 |
T15 |
77072 |
0 |
0 |
0 |
T16 |
201251 |
0 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1969 |
0 |
0 |
T1 |
509 |
1 |
0 |
0 |
T2 |
1112 |
0 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
969 |
0 |
0 |
0 |
T15 |
670 |
0 |
0 |
0 |
T16 |
402 |
0 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1843 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1903 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1896 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1896 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1857 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1913 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T21 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1907 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1907 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T22 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1850 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1907 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T17,T3,T10 |
1 | 1 | Covered | T62,T63,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T17,T3,T10 |
1 | 0 | Covered | T62,T63,T22 |
1 | 1 | Covered | T17,T3,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1118555906 |
1900 |
0 |
0 |
T3 |
495174 |
7 |
0 |
0 |
T4 |
145835 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
160777 |
5 |
0 |
0 |
T18 |
52985 |
0 |
0 |
0 |
T19 |
102130 |
0 |
0 |
0 |
T20 |
188058 |
0 |
0 |
0 |
T25 |
59534 |
0 |
0 |
0 |
T27 |
251051 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
30926 |
0 |
0 |
0 |
T65 |
185051 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8433013 |
1900 |
0 |
0 |
T3 |
19806 |
7 |
0 |
0 |
T4 |
724 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T17 |
15312 |
5 |
0 |
0 |
T18 |
407 |
0 |
0 |
0 |
T19 |
816 |
0 |
0 |
0 |
T20 |
422 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T27 |
502 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T64 |
412 |
0 |
0 |
0 |
T65 |
406 |
0 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T83 |
0 |
5 |
0 |
0 |