Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T5,T6,T20 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T5,T6,T20 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T9,T11,T39 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T5,T6 |
VC_COV_UNR |
| 1 | Covered | T9,T11,T39 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T9,T11,T39 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T9,T11,T39 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T9,T11,T39 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T9,T11,T39 |
| 0 | 1 | Covered | T182,T142 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T9,T11,T39 |
| 0 | 1 | Covered | T11,T39,T134 |
| 1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T9,T11,T39 |
| 1 | - | Covered | T11,T39,T134 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T9,T11,T39 |
| DetectSt |
168 |
Covered |
T9,T11,T39 |
| IdleSt |
163 |
Covered |
T4,T5,T6 |
| StableSt |
191 |
Covered |
T9,T11,T39 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T9,T11,T39 |
| DebounceSt->IdleSt |
163 |
Covered |
T148,T93,T68 |
| DetectSt->IdleSt |
186 |
Covered |
T182,T142 |
| DetectSt->StableSt |
191 |
Covered |
T9,T11,T39 |
| IdleSt->DebounceSt |
148 |
Covered |
T9,T11,T39 |
| StableSt->IdleSt |
206 |
Covered |
T11,T39,T134 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T9,T11,T39 |
|
| 0 |
1 |
Covered |
T9,T11,T39 |
|
| 0 |
0 |
Excluded |
T4,T5,T6 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T9,T11,T39 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T9,T11,T39 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T6,T20 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T68 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T9,T11,T39 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T148,T93 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T9,T11,T39 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T182,T142 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T9,T11,T39 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T11,T39,T134 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T9,T11,T39 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
123 |
0 |
0 |
| T9 |
812 |
2 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
2 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T134 |
0 |
4 |
0 |
0 |
| T138 |
0 |
4 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T160 |
0 |
4 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
127752 |
0 |
0 |
| T9 |
812 |
78 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
64 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
17 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
37 |
0 |
0 |
| T107 |
0 |
39 |
0 |
0 |
| T134 |
0 |
68318 |
0 |
0 |
| T138 |
0 |
34 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
158 |
0 |
0 |
| T151 |
0 |
15 |
0 |
0 |
| T160 |
0 |
46 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5611835 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
7106 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
2 |
0 |
0 |
| T74 |
4530 |
0 |
0 |
0 |
| T88 |
20869 |
0 |
0 |
0 |
| T142 |
0 |
1 |
0 |
0 |
| T182 |
934 |
1 |
0 |
0 |
| T190 |
423 |
0 |
0 |
0 |
| T191 |
748 |
0 |
0 |
0 |
| T192 |
491 |
0 |
0 |
0 |
| T193 |
772 |
0 |
0 |
0 |
| T194 |
62737 |
0 |
0 |
0 |
| T195 |
405 |
0 |
0 |
0 |
| T196 |
529 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
73739 |
0 |
0 |
| T9 |
812 |
246 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
41 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
11 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
22 |
0 |
0 |
| T107 |
0 |
41 |
0 |
0 |
| T134 |
0 |
26056 |
0 |
0 |
| T138 |
0 |
102 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
42 |
0 |
0 |
| T151 |
0 |
81 |
0 |
0 |
| T160 |
0 |
118 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
58 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
1 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T107 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5214857 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
7106 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5217161 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
7127 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
63 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
1 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T107 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
60 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
1 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T107 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
58 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
1 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T107 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
58 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
1 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T107 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
73650 |
0 |
0 |
| T9 |
812 |
244 |
0 |
0 |
| T10 |
1258 |
0 |
0 |
0 |
| T11 |
617 |
40 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T39 |
0 |
10 |
0 |
0 |
| T45 |
4952 |
0 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T51 |
2257 |
0 |
0 |
0 |
| T65 |
0 |
21 |
0 |
0 |
| T107 |
0 |
39 |
0 |
0 |
| T134 |
0 |
26054 |
0 |
0 |
| T138 |
0 |
100 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T148 |
0 |
41 |
0 |
0 |
| T151 |
0 |
79 |
0 |
0 |
| T160 |
0 |
116 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5614314 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
7127 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
26 |
0 |
0 |
| T11 |
617 |
1 |
0 |
0 |
| T12 |
2921 |
0 |
0 |
0 |
| T13 |
10011 |
0 |
0 |
0 |
| T26 |
1230 |
0 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T46 |
486 |
0 |
0 |
0 |
| T47 |
684 |
0 |
0 |
0 |
| T48 |
17648 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T98 |
522 |
0 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T139 |
403 |
0 |
0 |
0 |
| T140 |
402 |
0 |
0 |
0 |
| T141 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
| T182 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 44 | 95.65 |
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 30 | 93.75 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 58 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
0 |
1 |
| 187 |
0 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
| Conditions | 21 | 19 | 90.48 |
| Logical | 21 | 19 | 90.48 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T5,T6,T20 |
| 1 | Covered | T4,T5,T6 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T20 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T37,T38 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T5,T6 |
VC_COV_UNR |
| 1 | Covered | T3,T37,T38 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T37,T38 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T3,T37,T38 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T37,T38 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T37,T38 |
| 0 | 1 | Covered | T37,T38,T135 |
| 1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T3,T37,T38 |
| 1 | - | Covered | T37,T38,T135 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
5 |
83.33 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T3,T37,T38 |
| DetectSt |
168 |
Covered |
T3,T37,T38 |
| IdleSt |
163 |
Covered |
T4,T5,T6 |
| StableSt |
191 |
Covered |
T3,T37,T38 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T3,T37,T38 |
| DebounceSt->IdleSt |
163 |
Covered |
T137,T197,T198 |
| DetectSt->IdleSt |
186 |
Not Covered |
|
| DetectSt->StableSt |
191 |
Covered |
T3,T37,T38 |
| IdleSt->DebounceSt |
148 |
Covered |
T3,T37,T38 |
| StableSt->IdleSt |
206 |
Covered |
T3,T37,T38 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
19 |
95.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
9 |
90.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T3,T37,T38 |
|
| 0 |
1 |
Covered |
T3,T37,T38 |
|
| 0 |
0 |
Excluded |
T4,T5,T6 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T37,T38 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T37,T38 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T6 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T68 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T37,T38 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T137,T197,T198 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T37,T38 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T37,T38 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T37,T38,T135 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T37,T38 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
83 |
0 |
0 |
| T3 |
13820 |
2 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
4 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
4 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T148 |
0 |
4 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T181 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
70861 |
0 |
0 |
| T3 |
13820 |
81 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
88 |
0 |
0 |
| T38 |
0 |
92 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
68318 |
0 |
0 |
| T135 |
0 |
86 |
0 |
0 |
| T136 |
0 |
46 |
0 |
0 |
| T137 |
0 |
99 |
0 |
0 |
| T148 |
0 |
158 |
0 |
0 |
| T166 |
0 |
50 |
0 |
0 |
| T181 |
0 |
48 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5611875 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
7104 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
3836 |
0 |
0 |
| T3 |
13820 |
129 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
179 |
0 |
0 |
| T38 |
0 |
177 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
44 |
0 |
0 |
| T134 |
0 |
87 |
0 |
0 |
| T135 |
0 |
152 |
0 |
0 |
| T136 |
0 |
83 |
0 |
0 |
| T148 |
0 |
358 |
0 |
0 |
| T166 |
0 |
273 |
0 |
0 |
| T181 |
0 |
81 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
39 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5429998 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
6522 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5432304 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
6542 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
44 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
39 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
39 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
39 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
3777 |
0 |
0 |
| T3 |
13820 |
127 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
176 |
0 |
0 |
| T38 |
0 |
176 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
42 |
0 |
0 |
| T134 |
0 |
84 |
0 |
0 |
| T135 |
0 |
149 |
0 |
0 |
| T136 |
0 |
80 |
0 |
0 |
| T148 |
0 |
355 |
0 |
0 |
| T166 |
0 |
272 |
0 |
0 |
| T181 |
0 |
79 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
6072 |
0 |
0 |
| T1 |
19483 |
0 |
0 |
0 |
| T2 |
23021 |
15 |
0 |
0 |
| T3 |
13820 |
20 |
0 |
0 |
| T5 |
37799 |
13 |
0 |
0 |
| T6 |
18720 |
31 |
0 |
0 |
| T14 |
2353 |
2 |
0 |
0 |
| T15 |
407 |
0 |
0 |
0 |
| T16 |
8065 |
28 |
0 |
0 |
| T17 |
0 |
5 |
0 |
0 |
| T18 |
0 |
8 |
0 |
0 |
| T20 |
503 |
4 |
0 |
0 |
| T21 |
522 |
4 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5614314 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
7127 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
18 |
0 |
0 |
| T37 |
6107 |
1 |
0 |
0 |
| T38 |
1133 |
1 |
0 |
0 |
| T50 |
16453 |
0 |
0 |
0 |
| T53 |
6245 |
0 |
0 |
0 |
| T54 |
134522 |
0 |
0 |
0 |
| T57 |
494 |
0 |
0 |
0 |
| T80 |
6814 |
0 |
0 |
0 |
| T129 |
423 |
0 |
0 |
0 |
| T134 |
0 |
1 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T136 |
0 |
1 |
0 |
0 |
| T142 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T161 |
0 |
1 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T199 |
412 |
0 |
0 |
0 |
| T200 |
501 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T5,T6,T20 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T5,T6,T20 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T9,T11 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T5,T6 |
VC_COV_UNR |
| 1 | Covered | T3,T9,T11 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T9,T11 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T3,T9,T11 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T9,T11 |
| 0 | 1 | Covered | T182,T164 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T9,T11 |
| 0 | 1 | Covered | T3,T9,T11 |
| 1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T3,T9,T11 |
| 1 | - | Covered | T3,T9,T11 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T3,T9,T11 |
| DetectSt |
168 |
Covered |
T3,T9,T11 |
| IdleSt |
163 |
Covered |
T4,T5,T6 |
| StableSt |
191 |
Covered |
T3,T9,T11 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T3,T9,T11 |
| DebounceSt->IdleSt |
163 |
Covered |
T201,T68,T202 |
| DetectSt->IdleSt |
186 |
Covered |
T182,T164 |
| DetectSt->StableSt |
191 |
Covered |
T3,T9,T11 |
| IdleSt->DebounceSt |
148 |
Covered |
T3,T9,T11 |
| StableSt->IdleSt |
206 |
Covered |
T3,T9,T11 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T3,T9,T11 |
|
| 0 |
1 |
Covered |
T3,T9,T11 |
|
| 0 |
0 |
Excluded |
T4,T5,T6 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T9,T11 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T9,T11 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T6,T20 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T68 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T9,T11 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T201,T202 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T9,T11 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T182,T164 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T9,T11 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T3,T9,T11 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T9,T11 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
167 |
0 |
0 |
| T3 |
13820 |
2 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
6 |
0 |
0 |
| T38 |
0 |
6 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T166 |
0 |
4 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
68592 |
0 |
0 |
| T3 |
13820 |
81 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
78 |
0 |
0 |
| T11 |
0 |
64 |
0 |
0 |
| T12 |
0 |
85 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
132 |
0 |
0 |
| T38 |
0 |
276 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T41 |
0 |
43 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
43 |
0 |
0 |
| T166 |
0 |
100 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5611791 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
7104 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
2 |
0 |
0 |
| T74 |
4530 |
0 |
0 |
0 |
| T88 |
20869 |
0 |
0 |
0 |
| T164 |
0 |
1 |
0 |
0 |
| T182 |
934 |
1 |
0 |
0 |
| T190 |
423 |
0 |
0 |
0 |
| T191 |
748 |
0 |
0 |
0 |
| T192 |
491 |
0 |
0 |
0 |
| T193 |
772 |
0 |
0 |
0 |
| T194 |
62737 |
0 |
0 |
0 |
| T195 |
405 |
0 |
0 |
0 |
| T196 |
529 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
87988 |
0 |
0 |
| T3 |
13820 |
62 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
44 |
0 |
0 |
| T11 |
0 |
40 |
0 |
0 |
| T12 |
0 |
130 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
72 |
0 |
0 |
| T38 |
0 |
124 |
0 |
0 |
| T40 |
0 |
41 |
0 |
0 |
| T41 |
0 |
125 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
220 |
0 |
0 |
| T166 |
0 |
167 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
80 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
3 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5344036 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
6522 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5346324 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
6542 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
85 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
3 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
82 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
3 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
80 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
3 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
80 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
3 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
87877 |
0 |
0 |
| T3 |
13820 |
61 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
43 |
0 |
0 |
| T11 |
0 |
39 |
0 |
0 |
| T12 |
0 |
128 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
68 |
0 |
0 |
| T38 |
0 |
120 |
0 |
0 |
| T40 |
0 |
39 |
0 |
0 |
| T41 |
0 |
124 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T135 |
0 |
219 |
0 |
0 |
| T166 |
0 |
164 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5614314 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
7127 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
48 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
1 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 44 | 95.65 |
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 30 | 93.75 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 58 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
0 |
1 |
| 187 |
0 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
| Conditions | 21 | 19 | 90.48 |
| Logical | 21 | 19 | 90.48 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T5,T6,T20 |
| 1 | Covered | T4,T5,T6 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T20 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T9,T10 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T5,T6 |
VC_COV_UNR |
| 1 | Covered | T3,T9,T10 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T9,T10 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T9,T10 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T3,T9,T10 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T9,T10 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T9,T10 |
| 0 | 1 | Covered | T38,T147,T137 |
| 1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T3,T9,T10 |
| 1 | - | Covered | T38,T147,T137 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
5 |
83.33 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T3,T9,T10 |
| DetectSt |
168 |
Covered |
T3,T9,T10 |
| IdleSt |
163 |
Covered |
T4,T5,T6 |
| StableSt |
191 |
Covered |
T3,T9,T10 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T3,T9,T10 |
| DebounceSt->IdleSt |
163 |
Covered |
T38,T68 |
| DetectSt->IdleSt |
186 |
Not Covered |
|
| DetectSt->StableSt |
191 |
Covered |
T3,T9,T10 |
| IdleSt->DebounceSt |
148 |
Covered |
T3,T9,T10 |
| StableSt->IdleSt |
206 |
Covered |
T3,T38,T147 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
19 |
95.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
9 |
90.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T3,T9,T10 |
|
| 0 |
1 |
Covered |
T3,T9,T10 |
|
| 0 |
0 |
Excluded |
T4,T5,T6 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T9,T10 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T9,T10 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T6 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T68 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T9,T10 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T38 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T9,T10 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T9,T10 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T38,T147,T137 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T9,T10 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
86 |
0 |
0 |
| T3 |
13820 |
2 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
2 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
152903 |
0 |
0 |
| T3 |
13820 |
81 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
78 |
0 |
0 |
| T10 |
0 |
100 |
0 |
0 |
| T11 |
0 |
64 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
184 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
34159 |
0 |
0 |
| T137 |
0 |
99 |
0 |
0 |
| T138 |
0 |
17 |
0 |
0 |
| T147 |
0 |
44 |
0 |
0 |
| T148 |
0 |
79 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5611872 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
7104 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
102231 |
0 |
0 |
| T3 |
13820 |
130 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
123 |
0 |
0 |
| T10 |
0 |
274 |
0 |
0 |
| T11 |
0 |
39 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
23 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
34205 |
0 |
0 |
| T137 |
0 |
50 |
0 |
0 |
| T138 |
0 |
39 |
0 |
0 |
| T147 |
0 |
42 |
0 |
0 |
| T148 |
0 |
361 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
42 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
1 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5069770 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
6522 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5072078 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
6542 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
44 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
1 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
42 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
1 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
42 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
1 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
42 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
1 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
102165 |
0 |
0 |
| T3 |
13820 |
128 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
121 |
0 |
0 |
| T10 |
0 |
272 |
0 |
0 |
| T11 |
0 |
37 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T38 |
0 |
22 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T134 |
0 |
34203 |
0 |
0 |
| T137 |
0 |
49 |
0 |
0 |
| T138 |
0 |
38 |
0 |
0 |
| T147 |
0 |
41 |
0 |
0 |
| T148 |
0 |
359 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
6068 |
0 |
0 |
| T1 |
19483 |
0 |
0 |
0 |
| T2 |
23021 |
12 |
0 |
0 |
| T3 |
13820 |
16 |
0 |
0 |
| T5 |
37799 |
13 |
0 |
0 |
| T6 |
18720 |
21 |
0 |
0 |
| T14 |
2353 |
3 |
0 |
0 |
| T15 |
407 |
0 |
0 |
0 |
| T16 |
8065 |
24 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T18 |
0 |
9 |
0 |
0 |
| T20 |
503 |
7 |
0 |
0 |
| T21 |
522 |
5 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5614314 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
7127 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
17 |
0 |
0 |
| T38 |
1133 |
1 |
0 |
0 |
| T54 |
134522 |
0 |
0 |
0 |
| T55 |
2671 |
0 |
0 |
0 |
| T58 |
489 |
0 |
0 |
0 |
| T60 |
22863 |
0 |
0 |
0 |
| T80 |
6814 |
0 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T142 |
0 |
1 |
0 |
0 |
| T143 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T182 |
0 |
1 |
0 |
0 |
| T185 |
0 |
1 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T199 |
412 |
0 |
0 |
0 |
| T200 |
501 |
0 |
0 |
0 |
| T203 |
0 |
2 |
0 |
0 |
| T204 |
427 |
0 |
0 |
0 |
| T205 |
524 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T5,T6,T20 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T5,T6,T20 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T9,T10 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T5,T6 |
VC_COV_UNR |
| 1 | Covered | T3,T9,T10 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T9,T10 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T9,T10 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T3,T9,T10 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T9,T10 |
| 0 | 1 | Covered | T182,T149 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T9,T10 |
| 0 | 1 | Covered | T3,T9,T10 |
| 1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T3,T9,T10 |
| 1 | - | Covered | T3,T9,T10 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T3,T9,T10 |
| DetectSt |
168 |
Covered |
T3,T9,T10 |
| IdleSt |
163 |
Covered |
T4,T5,T6 |
| StableSt |
191 |
Covered |
T3,T9,T10 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T3,T9,T10 |
| DebounceSt->IdleSt |
163 |
Covered |
T166,T187,T206 |
| DetectSt->IdleSt |
186 |
Covered |
T182,T149 |
| DetectSt->StableSt |
191 |
Covered |
T3,T9,T10 |
| IdleSt->DebounceSt |
148 |
Covered |
T3,T9,T10 |
| StableSt->IdleSt |
206 |
Covered |
T3,T9,T10 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T3,T9,T10 |
|
| 0 |
1 |
Covered |
T3,T9,T10 |
|
| 0 |
0 |
Excluded |
T4,T5,T6 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T9,T10 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T9,T10 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T6,T20 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T68 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T9,T10 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T166,T187,T206 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T9,T10 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T182,T149 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T9,T10 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T3,T9,T10 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T9,T10 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
169 |
0 |
0 |
| T3 |
13820 |
2 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
4 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T166 |
0 |
3 |
0 |
0 |
| T174 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
112591 |
0 |
0 |
| T3 |
13820 |
81 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
78 |
0 |
0 |
| T10 |
0 |
100 |
0 |
0 |
| T11 |
0 |
64 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
88 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
67 |
0 |
0 |
| T138 |
0 |
17 |
0 |
0 |
| T147 |
0 |
88 |
0 |
0 |
| T166 |
0 |
100 |
0 |
0 |
| T174 |
0 |
32 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5611789 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
7104 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
2 |
0 |
0 |
| T74 |
4530 |
0 |
0 |
0 |
| T88 |
20869 |
0 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T182 |
934 |
1 |
0 |
0 |
| T190 |
423 |
0 |
0 |
0 |
| T191 |
748 |
0 |
0 |
0 |
| T192 |
491 |
0 |
0 |
0 |
| T193 |
772 |
0 |
0 |
0 |
| T194 |
62737 |
0 |
0 |
0 |
| T195 |
405 |
0 |
0 |
0 |
| T196 |
529 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
42716 |
0 |
0 |
| T3 |
13820 |
40 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
121 |
0 |
0 |
| T10 |
0 |
217 |
0 |
0 |
| T11 |
0 |
144 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
95 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
338 |
0 |
0 |
| T138 |
0 |
40 |
0 |
0 |
| T147 |
0 |
118 |
0 |
0 |
| T166 |
0 |
41 |
0 |
0 |
| T174 |
0 |
50 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
80 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T174 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5374138 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
6522 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5376432 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
6542 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
87 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T174 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
82 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T174 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
80 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T174 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
80 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T174 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
42602 |
0 |
0 |
| T3 |
13820 |
39 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
120 |
0 |
0 |
| T10 |
0 |
216 |
0 |
0 |
| T11 |
0 |
142 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
93 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T65 |
0 |
336 |
0 |
0 |
| T138 |
0 |
39 |
0 |
0 |
| T147 |
0 |
115 |
0 |
0 |
| T166 |
0 |
40 |
0 |
0 |
| T174 |
0 |
48 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5614314 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
7127 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
45 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
0 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
2 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 58 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T5,T6,T20 |
| 1 | Covered | T4,T5,T6 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T20 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T8,T9 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T5,T6 |
VC_COV_UNR |
| 1 | Covered | T3,T8,T9 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T3,T8,T9 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T8,T9 |
| 1 | 0 | Covered | T5,T6,T20 |
| 1 | 1 | Covered | T3,T8,T9 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T8,T9 |
| 0 | 1 | Covered | T71,T162 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T8,T9 |
| 0 | 1 | Covered | T3,T8,T41 |
| 1 | 0 | Covered | T52 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T3,T8,T9 |
| 1 | - | Covered | T3,T8,T41 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T3,T8,T9 |
| DetectSt |
168 |
Covered |
T3,T8,T9 |
| IdleSt |
163 |
Covered |
T4,T5,T6 |
| StableSt |
191 |
Covered |
T3,T8,T9 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T3,T8,T9 |
| DebounceSt->IdleSt |
163 |
Covered |
T197,T189,T68 |
| DetectSt->IdleSt |
186 |
Covered |
T71,T162 |
| DetectSt->StableSt |
191 |
Covered |
T3,T8,T9 |
| IdleSt->DebounceSt |
148 |
Covered |
T3,T8,T9 |
| StableSt->IdleSt |
206 |
Covered |
T3,T8,T42 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T3,T8,T9 |
|
| 0 |
1 |
Covered |
T3,T8,T9 |
|
| 0 |
0 |
Excluded |
T4,T5,T6 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T8,T9 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T3,T8,T9 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T6 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T68 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T3,T8,T9 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T197,T189 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T3,T8,T9 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T71,T162 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T3,T8,T9 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T3,T8,T41 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T8,T9 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
94 |
0 |
0 |
| T3 |
13820 |
2 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
2 |
0 |
0 |
| T9 |
812 |
2 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
4 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T166 |
0 |
4 |
0 |
0 |
| T181 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
54591 |
0 |
0 |
| T3 |
13820 |
80 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
31 |
0 |
0 |
| T9 |
812 |
78 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
86 |
0 |
0 |
| T42 |
0 |
19 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
78 |
0 |
0 |
| T136 |
0 |
46 |
0 |
0 |
| T150 |
0 |
46 |
0 |
0 |
| T166 |
0 |
100 |
0 |
0 |
| T181 |
0 |
48 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5611864 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
7104 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
2 |
0 |
0 |
| T71 |
17239 |
1 |
0 |
0 |
| T76 |
5415 |
0 |
0 |
0 |
| T114 |
885 |
0 |
0 |
0 |
| T152 |
454 |
0 |
0 |
0 |
| T153 |
501 |
0 |
0 |
0 |
| T154 |
506 |
0 |
0 |
0 |
| T155 |
502 |
0 |
0 |
0 |
| T156 |
502 |
0 |
0 |
0 |
| T157 |
29516 |
0 |
0 |
0 |
| T158 |
4408 |
0 |
0 |
0 |
| T162 |
0 |
1 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
2027 |
0 |
0 |
| T3 |
13820 |
44 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
41 |
0 |
0 |
| T9 |
812 |
124 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
49 |
0 |
0 |
| T42 |
0 |
40 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
22 |
0 |
0 |
| T136 |
0 |
40 |
0 |
0 |
| T150 |
0 |
42 |
0 |
0 |
| T166 |
0 |
78 |
0 |
0 |
| T181 |
0 |
48 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
43 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
1 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T150 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5298587 |
0 |
0 |
| T1 |
19483 |
19082 |
0 |
0 |
| T2 |
23021 |
22604 |
0 |
0 |
| T3 |
13820 |
6423 |
0 |
0 |
| T4 |
580 |
179 |
0 |
0 |
| T5 |
37799 |
35394 |
0 |
0 |
| T6 |
18720 |
18307 |
0 |
0 |
| T14 |
2353 |
349 |
0 |
0 |
| T15 |
407 |
6 |
0 |
0 |
| T20 |
503 |
102 |
0 |
0 |
| T21 |
522 |
121 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5300887 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
6443 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
49 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
1 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
2 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T150 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
45 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
1 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
2 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T150 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
43 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
1 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T150 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
43 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
1 |
0 |
0 |
| T9 |
812 |
1 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
2 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T150 |
0 |
1 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T181 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
1964 |
0 |
0 |
| T3 |
13820 |
43 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
40 |
0 |
0 |
| T9 |
812 |
122 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
46 |
0 |
0 |
| T42 |
0 |
38 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
21 |
0 |
0 |
| T136 |
0 |
37 |
0 |
0 |
| T150 |
0 |
40 |
0 |
0 |
| T166 |
0 |
75 |
0 |
0 |
| T181 |
0 |
46 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
6823 |
0 |
0 |
| T1 |
19483 |
3 |
0 |
0 |
| T2 |
23021 |
12 |
0 |
0 |
| T3 |
13820 |
26 |
0 |
0 |
| T5 |
37799 |
9 |
0 |
0 |
| T6 |
18720 |
26 |
0 |
0 |
| T14 |
2353 |
5 |
0 |
0 |
| T15 |
407 |
0 |
0 |
0 |
| T16 |
8065 |
25 |
0 |
0 |
| T17 |
0 |
5 |
0 |
0 |
| T20 |
503 |
4 |
0 |
0 |
| T21 |
522 |
4 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
5614314 |
0 |
0 |
| T1 |
19483 |
19083 |
0 |
0 |
| T2 |
23021 |
22613 |
0 |
0 |
| T3 |
13820 |
7127 |
0 |
0 |
| T4 |
580 |
180 |
0 |
0 |
| T5 |
37799 |
35399 |
0 |
0 |
| T6 |
18720 |
18314 |
0 |
0 |
| T14 |
2353 |
353 |
0 |
0 |
| T15 |
407 |
7 |
0 |
0 |
| T20 |
503 |
103 |
0 |
0 |
| T21 |
522 |
122 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6272770 |
22 |
0 |
0 |
| T3 |
13820 |
1 |
0 |
0 |
| T7 |
46472 |
0 |
0 |
0 |
| T8 |
616 |
1 |
0 |
0 |
| T9 |
812 |
0 |
0 |
0 |
| T16 |
8065 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
492 |
0 |
0 |
0 |
| T19 |
426 |
0 |
0 |
0 |
| T28 |
503 |
0 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T44 |
623 |
0 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T136 |
0 |
1 |
0 |
0 |
| T141 |
0 |
1 |
0 |
0 |
| T161 |
0 |
1 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T182 |
0 |
2 |
0 |
0 |