Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T7,T11 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
104730249 |
0 |
0 |
T1 |
4649454 |
25056 |
0 |
0 |
T2 |
12974468 |
333 |
0 |
0 |
T3 |
19909188 |
2501 |
0 |
0 |
T4 |
1075112 |
16620 |
0 |
0 |
T5 |
23990174 |
111599 |
0 |
0 |
T6 |
1410504 |
14580 |
0 |
0 |
T7 |
463936 |
0 |
0 |
0 |
T8 |
0 |
22308 |
0 |
0 |
T10 |
0 |
5125 |
0 |
0 |
T12 |
2548234 |
0 |
0 |
0 |
T13 |
2643030 |
0 |
0 |
0 |
T14 |
8687536 |
0 |
0 |
0 |
T15 |
3792438 |
0 |
0 |
0 |
T16 |
1378156 |
0 |
0 |
0 |
T17 |
6202196 |
0 |
0 |
0 |
T22 |
0 |
16779 |
0 |
0 |
T23 |
1136648 |
4776 |
0 |
0 |
T24 |
1936696 |
2816 |
0 |
0 |
T25 |
2540360 |
1356 |
0 |
0 |
T29 |
0 |
139704 |
0 |
0 |
T30 |
0 |
481 |
0 |
0 |
T31 |
0 |
33354 |
0 |
0 |
T32 |
0 |
3671 |
0 |
0 |
T36 |
0 |
5784 |
0 |
0 |
T45 |
0 |
1186 |
0 |
0 |
T46 |
0 |
9076 |
0 |
0 |
T47 |
0 |
40249 |
0 |
0 |
T48 |
0 |
12944 |
0 |
0 |
T49 |
1611136 |
0 |
0 |
0 |
T50 |
409944 |
0 |
0 |
0 |
T51 |
1027792 |
0 |
0 |
0 |
T52 |
1608136 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277512148 |
248833590 |
0 |
0 |
T1 |
702576 |
688738 |
0 |
0 |
T2 |
371144 |
150994 |
0 |
0 |
T3 |
216954 |
203354 |
0 |
0 |
T4 |
93262 |
17034 |
0 |
0 |
T12 |
11444740 |
11431140 |
0 |
0 |
T13 |
14382 |
782 |
0 |
0 |
T14 |
22950 |
9350 |
0 |
0 |
T15 |
14382 |
782 |
0 |
0 |
T16 |
15028 |
1428 |
0 |
0 |
T17 |
17068 |
3468 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
110451 |
0 |
0 |
T1 |
4649454 |
64 |
0 |
0 |
T2 |
12974468 |
2 |
0 |
0 |
T3 |
19909188 |
8 |
0 |
0 |
T4 |
1075112 |
11 |
0 |
0 |
T5 |
23990174 |
117 |
0 |
0 |
T6 |
1410504 |
16 |
0 |
0 |
T7 |
463936 |
0 |
0 |
0 |
T8 |
0 |
27 |
0 |
0 |
T10 |
0 |
10 |
0 |
0 |
T12 |
2548234 |
0 |
0 |
0 |
T13 |
2643030 |
0 |
0 |
0 |
T14 |
8687536 |
0 |
0 |
0 |
T15 |
3792438 |
0 |
0 |
0 |
T16 |
1378156 |
0 |
0 |
0 |
T17 |
6202196 |
0 |
0 |
0 |
T22 |
0 |
38 |
0 |
0 |
T23 |
1136648 |
6 |
0 |
0 |
T24 |
1936696 |
8 |
0 |
0 |
T25 |
2540360 |
9 |
0 |
0 |
T29 |
0 |
90 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
84 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T36 |
0 |
15 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
9 |
0 |
0 |
T47 |
0 |
54 |
0 |
0 |
T48 |
0 |
8 |
0 |
0 |
T49 |
1611136 |
0 |
0 |
0 |
T50 |
409944 |
0 |
0 |
0 |
T51 |
1027792 |
0 |
0 |
0 |
T52 |
1608136 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
8782302 |
8779072 |
0 |
0 |
T2 |
16966612 |
16912586 |
0 |
0 |
T3 |
26035092 |
26033256 |
0 |
0 |
T4 |
4569226 |
4560658 |
0 |
0 |
T12 |
3332306 |
3328906 |
0 |
0 |
T13 |
3456270 |
3453210 |
0 |
0 |
T14 |
11360624 |
11358516 |
0 |
0 |
T15 |
4959342 |
4956384 |
0 |
0 |
T16 |
1802204 |
1799484 |
0 |
0 |
T17 |
8110564 |
8107368 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T39,T53,T27 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1158770 |
0 |
0 |
T1 |
258303 |
2853 |
0 |
0 |
T2 |
499018 |
155 |
0 |
0 |
T3 |
765738 |
1362 |
0 |
0 |
T5 |
922699 |
2740 |
0 |
0 |
T7 |
0 |
367 |
0 |
0 |
T8 |
0 |
1689 |
0 |
0 |
T11 |
0 |
1493 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T29 |
0 |
6225 |
0 |
0 |
T31 |
0 |
4520 |
0 |
0 |
T54 |
0 |
1455 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1174 |
0 |
0 |
T1 |
258303 |
7 |
0 |
0 |
T2 |
499018 |
1 |
0 |
0 |
T3 |
765738 |
4 |
0 |
0 |
T5 |
922699 |
3 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1766248 |
0 |
0 |
T1 |
258303 |
3060 |
0 |
0 |
T2 |
499018 |
389 |
0 |
0 |
T3 |
765738 |
286 |
0 |
0 |
T4 |
134389 |
2925 |
0 |
0 |
T5 |
0 |
12137 |
0 |
0 |
T6 |
0 |
1659 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
1450 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
674 |
0 |
0 |
T25 |
0 |
132 |
0 |
0 |
T49 |
0 |
489 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1864 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
2 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T4 |
134389 |
2 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
1 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T12,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T12,T23 |
1 | 1 | Covered | T2,T12,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T12,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T12,T23 |
1 | 1 | Covered | T2,T12,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T12,T23 |
0 |
0 |
1 |
Covered |
T2,T12,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T12,T23 |
0 |
0 |
1 |
Covered |
T2,T12,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
894175 |
0 |
0 |
T2 |
499018 |
360 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T7 |
0 |
1122 |
0 |
0 |
T11 |
0 |
5496 |
0 |
0 |
T12 |
98009 |
689 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
378 |
0 |
0 |
T23 |
0 |
728 |
0 |
0 |
T34 |
0 |
1899 |
0 |
0 |
T44 |
0 |
1935 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T54 |
0 |
1465 |
0 |
0 |
T55 |
0 |
1460 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
850 |
0 |
0 |
T2 |
499018 |
2 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
98009 |
1 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T12,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T12,T23 |
1 | 1 | Covered | T2,T12,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T12,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T12,T23 |
1 | 1 | Covered | T2,T12,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T12,T23 |
0 |
0 |
1 |
Covered |
T2,T12,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T12,T23 |
0 |
0 |
1 |
Covered |
T2,T12,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
942822 |
0 |
0 |
T2 |
499018 |
381 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T7 |
0 |
1116 |
0 |
0 |
T11 |
0 |
5490 |
0 |
0 |
T12 |
98009 |
684 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
373 |
0 |
0 |
T23 |
0 |
726 |
0 |
0 |
T34 |
0 |
1895 |
0 |
0 |
T44 |
0 |
1930 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T54 |
0 |
1461 |
0 |
0 |
T55 |
0 |
1442 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
885 |
0 |
0 |
T2 |
499018 |
2 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
98009 |
1 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T12,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T12,T23 |
1 | 1 | Covered | T2,T12,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T12,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T12,T23 |
1 | 1 | Covered | T2,T12,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T12,T23 |
0 |
0 |
1 |
Covered |
T2,T12,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T12,T23 |
0 |
0 |
1 |
Covered |
T2,T12,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
943814 |
0 |
0 |
T2 |
499018 |
362 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T7 |
0 |
1110 |
0 |
0 |
T11 |
0 |
5484 |
0 |
0 |
T12 |
98009 |
671 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
364 |
0 |
0 |
T23 |
0 |
724 |
0 |
0 |
T34 |
0 |
1890 |
0 |
0 |
T44 |
0 |
1921 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T54 |
0 |
1457 |
0 |
0 |
T55 |
0 |
1433 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
896 |
0 |
0 |
T2 |
499018 |
2 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
98009 |
1 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T6,T22 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T6,T22 |
1 | 1 | Covered | T2,T6,T22 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T6,T22 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T6,T22 |
1 | 1 | Covered | T2,T6,T22 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T6,T22 |
0 |
0 |
1 |
Covered |
T2,T6,T22 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T6,T22 |
0 |
0 |
1 |
Covered |
T2,T6,T22 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
2624024 |
0 |
0 |
T2 |
499018 |
6505 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T6 |
0 |
17155 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
8995 |
0 |
0 |
T35 |
0 |
9378 |
0 |
0 |
T44 |
0 |
66934 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T56 |
0 |
33814 |
0 |
0 |
T57 |
0 |
7135 |
0 |
0 |
T58 |
0 |
34000 |
0 |
0 |
T59 |
0 |
4490 |
0 |
0 |
T60 |
0 |
33956 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
2791 |
0 |
0 |
T2 |
499018 |
40 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T6 |
0 |
20 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T35 |
0 |
40 |
0 |
0 |
T44 |
0 |
40 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T17,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T17,T23 |
1 | 1 | Covered | T2,T17,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T17,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T17,T23 |
1 | 1 | Covered | T2,T17,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T17,T23 |
0 |
0 |
1 |
Covered |
T2,T17,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T17,T23 |
0 |
0 |
1 |
Covered |
T2,T17,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
5960814 |
0 |
0 |
T2 |
499018 |
15265 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T6 |
0 |
995 |
0 |
0 |
T10 |
0 |
18035 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
34608 |
0 |
0 |
T22 |
0 |
34639 |
0 |
0 |
T23 |
0 |
34512 |
0 |
0 |
T38 |
0 |
34772 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T51 |
0 |
16587 |
0 |
0 |
T61 |
0 |
8571 |
0 |
0 |
T62 |
0 |
24747 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6736 |
0 |
0 |
T2 |
499018 |
102 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
20 |
0 |
0 |
T22 |
0 |
81 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T38 |
0 |
40 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
7211047 |
0 |
0 |
T1 |
258303 |
3230 |
0 |
0 |
T2 |
499018 |
17828 |
0 |
0 |
T3 |
765738 |
347 |
0 |
0 |
T4 |
134389 |
2935 |
0 |
0 |
T5 |
0 |
12596 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
1461 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
34688 |
0 |
0 |
T23 |
0 |
36018 |
0 |
0 |
T25 |
0 |
152 |
0 |
0 |
T49 |
0 |
491 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
7965 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
105 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T4 |
134389 |
2 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
1 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
20 |
0 |
0 |
T23 |
0 |
41 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T17,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T17,T23 |
1 | 1 | Covered | T2,T17,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T17,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T17,T23 |
1 | 1 | Covered | T2,T17,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T17,T23 |
0 |
0 |
1 |
Covered |
T2,T17,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T17,T23 |
0 |
0 |
1 |
Covered |
T2,T17,T23 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
5916539 |
0 |
0 |
T2 |
499018 |
16013 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T10 |
0 |
18432 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
34648 |
0 |
0 |
T22 |
0 |
34834 |
0 |
0 |
T23 |
0 |
34767 |
0 |
0 |
T38 |
0 |
35019 |
0 |
0 |
T44 |
0 |
134304 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T51 |
0 |
16627 |
0 |
0 |
T61 |
0 |
8611 |
0 |
0 |
T62 |
0 |
24787 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6643 |
0 |
0 |
T2 |
499018 |
100 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T10 |
0 |
40 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
20 |
0 |
0 |
T22 |
0 |
80 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
T38 |
0 |
40 |
0 |
0 |
T44 |
0 |
80 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T6,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T6,T9 |
1 | 1 | Covered | T2,T6,T9 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T6,T9 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T6,T9 |
1 | 1 | Covered | T2,T6,T9 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T6,T9 |
0 |
0 |
1 |
Covered |
T2,T6,T9 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T6,T9 |
0 |
0 |
1 |
Covered |
T2,T6,T9 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
895432 |
0 |
0 |
T2 |
499018 |
390 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T6 |
0 |
986 |
0 |
0 |
T9 |
0 |
697 |
0 |
0 |
T10 |
0 |
530 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
389 |
0 |
0 |
T34 |
0 |
1906 |
0 |
0 |
T35 |
0 |
412 |
0 |
0 |
T36 |
0 |
1153 |
0 |
0 |
T38 |
0 |
737 |
0 |
0 |
T44 |
0 |
1950 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
884 |
0 |
0 |
T2 |
499018 |
2 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1775296 |
0 |
0 |
T1 |
258303 |
3044 |
0 |
0 |
T2 |
499018 |
562 |
0 |
0 |
T3 |
765738 |
277 |
0 |
0 |
T4 |
134389 |
1456 |
0 |
0 |
T5 |
0 |
12111 |
0 |
0 |
T6 |
0 |
1650 |
0 |
0 |
T8 |
0 |
2259 |
0 |
0 |
T9 |
0 |
695 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
662 |
0 |
0 |
T25 |
0 |
159 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1861 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
3 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T4 |
134389 |
1 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T23,T24 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T23,T24 |
1 | 1 | Covered | T4,T23,T24 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T23,T24 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T23,T24 |
1 | 1 | Covered | T4,T23,T24 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T23,T24 |
0 |
0 |
1 |
Covered |
T4,T23,T24 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T23,T24 |
0 |
0 |
1 |
Covered |
T4,T23,T24 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1205811 |
0 |
0 |
T1 |
258303 |
0 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T4 |
134389 |
9302 |
0 |
0 |
T6 |
0 |
4238 |
0 |
0 |
T10 |
0 |
2529 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2458 |
0 |
0 |
T23 |
0 |
1705 |
0 |
0 |
T24 |
0 |
1746 |
0 |
0 |
T36 |
0 |
3796 |
0 |
0 |
T45 |
0 |
734 |
0 |
0 |
T46 |
0 |
5970 |
0 |
0 |
T48 |
0 |
8155 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1209 |
0 |
0 |
T1 |
258303 |
0 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T4 |
134389 |
6 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T23,T24 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T23,T24 |
1 | 1 | Covered | T4,T23,T24 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T23,T24 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T23,T24 |
1 | 1 | Covered | T4,T23,T24 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T23,T24 |
0 |
0 |
1 |
Covered |
T4,T23,T24 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T23,T24 |
0 |
0 |
1 |
Covered |
T4,T23,T24 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1039464 |
0 |
0 |
T1 |
258303 |
0 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T4 |
134389 |
4396 |
0 |
0 |
T6 |
0 |
2729 |
0 |
0 |
T10 |
0 |
1586 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
1393 |
0 |
0 |
T23 |
0 |
1688 |
0 |
0 |
T24 |
0 |
1070 |
0 |
0 |
T36 |
0 |
1988 |
0 |
0 |
T45 |
0 |
452 |
0 |
0 |
T46 |
0 |
3106 |
0 |
0 |
T48 |
0 |
4789 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1032 |
0 |
0 |
T1 |
258303 |
0 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T4 |
134389 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6555166 |
0 |
0 |
T5 |
922699 |
69308 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
65588 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
6787 |
0 |
0 |
T30 |
0 |
25395 |
0 |
0 |
T31 |
0 |
27149 |
0 |
0 |
T32 |
0 |
25109 |
0 |
0 |
T33 |
0 |
110638 |
0 |
0 |
T39 |
0 |
4091 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
117864 |
0 |
0 |
T64 |
0 |
641 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6823 |
0 |
0 |
T5 |
922699 |
73 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
54 |
0 |
0 |
T30 |
0 |
60 |
0 |
0 |
T31 |
0 |
66 |
0 |
0 |
T32 |
0 |
75 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
67 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6443497 |
0 |
0 |
T5 |
922699 |
64872 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
64381 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
6628 |
0 |
0 |
T30 |
0 |
20752 |
0 |
0 |
T31 |
0 |
26813 |
0 |
0 |
T32 |
0 |
26852 |
0 |
0 |
T33 |
0 |
110372 |
0 |
0 |
T39 |
0 |
4048 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
149567 |
0 |
0 |
T65 |
0 |
62163 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6690 |
0 |
0 |
T5 |
922699 |
68 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
54 |
0 |
0 |
T30 |
0 |
51 |
0 |
0 |
T31 |
0 |
66 |
0 |
0 |
T32 |
0 |
84 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
84 |
0 |
0 |
T65 |
0 |
68 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6457039 |
0 |
0 |
T5 |
922699 |
75732 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
63197 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
6670 |
0 |
0 |
T30 |
0 |
23909 |
0 |
0 |
T31 |
0 |
30485 |
0 |
0 |
T32 |
0 |
23301 |
0 |
0 |
T33 |
0 |
115120 |
0 |
0 |
T39 |
0 |
4059 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
150754 |
0 |
0 |
T65 |
0 |
52269 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6820 |
0 |
0 |
T5 |
922699 |
81 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
54 |
0 |
0 |
T30 |
0 |
60 |
0 |
0 |
T31 |
0 |
75 |
0 |
0 |
T32 |
0 |
76 |
0 |
0 |
T33 |
0 |
68 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
85 |
0 |
0 |
T65 |
0 |
59 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6192960 |
0 |
0 |
T5 |
922699 |
64172 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
42892 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
6244 |
0 |
0 |
T30 |
0 |
23075 |
0 |
0 |
T31 |
0 |
33730 |
0 |
0 |
T32 |
0 |
24321 |
0 |
0 |
T33 |
0 |
102592 |
0 |
0 |
T39 |
0 |
4034 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
113145 |
0 |
0 |
T65 |
0 |
69606 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6673 |
0 |
0 |
T5 |
922699 |
68 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
53 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
51 |
0 |
0 |
T30 |
0 |
60 |
0 |
0 |
T31 |
0 |
83 |
0 |
0 |
T32 |
0 |
79 |
0 |
0 |
T33 |
0 |
60 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
65 |
0 |
0 |
T65 |
0 |
79 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1136667 |
0 |
0 |
T5 |
922699 |
12631 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
2655 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
147 |
0 |
0 |
T30 |
0 |
481 |
0 |
0 |
T31 |
0 |
5022 |
0 |
0 |
T32 |
0 |
3671 |
0 |
0 |
T33 |
0 |
1979 |
0 |
0 |
T39 |
0 |
3384 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
5992 |
0 |
0 |
T64 |
0 |
639 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1118 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
4 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1097590 |
0 |
0 |
T5 |
922699 |
12501 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
2561 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
162 |
0 |
0 |
T30 |
0 |
436 |
0 |
0 |
T31 |
0 |
4902 |
0 |
0 |
T32 |
0 |
3303 |
0 |
0 |
T33 |
0 |
1969 |
0 |
0 |
T39 |
0 |
3355 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
5952 |
0 |
0 |
T65 |
0 |
7461 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1097 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
4 |
0 |
0 |
T65 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1145544 |
0 |
0 |
T5 |
922699 |
12371 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
2453 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
150 |
0 |
0 |
T30 |
0 |
401 |
0 |
0 |
T31 |
0 |
4782 |
0 |
0 |
T32 |
0 |
3104 |
0 |
0 |
T33 |
0 |
1959 |
0 |
0 |
T39 |
0 |
3342 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
5912 |
0 |
0 |
T65 |
0 |
6912 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1139 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
4 |
0 |
0 |
T65 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T25,T8 |
1 | 1 | Covered | T5,T25,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T5,T25,T8 |
0 |
0 |
1 |
Covered |
T5,T25,T8 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1080970 |
0 |
0 |
T5 |
922699 |
12241 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
2369 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
141 |
0 |
0 |
T30 |
0 |
502 |
0 |
0 |
T31 |
0 |
4662 |
0 |
0 |
T32 |
0 |
3435 |
0 |
0 |
T33 |
0 |
1949 |
0 |
0 |
T39 |
0 |
3318 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
5872 |
0 |
0 |
T65 |
0 |
6391 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1097 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
176313 |
0 |
0 |
0 |
T7 |
57992 |
0 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T23 |
142081 |
0 |
0 |
0 |
T24 |
242087 |
0 |
0 |
0 |
T25 |
317545 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T50 |
51243 |
0 |
0 |
0 |
T51 |
128474 |
0 |
0 |
0 |
T52 |
201017 |
0 |
0 |
0 |
T63 |
0 |
4 |
0 |
0 |
T65 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
7244700 |
0 |
0 |
T1 |
258303 |
3252 |
0 |
0 |
T2 |
499018 |
180 |
0 |
0 |
T3 |
765738 |
353 |
0 |
0 |
T4 |
134389 |
1464 |
0 |
0 |
T5 |
0 |
69376 |
0 |
0 |
T6 |
0 |
997 |
0 |
0 |
T8 |
0 |
66081 |
0 |
0 |
T10 |
0 |
529 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
709 |
0 |
0 |
T25 |
0 |
7289 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
7515 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
1 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T4 |
134389 |
1 |
0 |
0 |
T5 |
0 |
73 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
54 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6997237 |
0 |
0 |
T1 |
258303 |
3236 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
349 |
0 |
0 |
T5 |
922699 |
64930 |
0 |
0 |
T6 |
0 |
995 |
0 |
0 |
T8 |
0 |
64884 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2412 |
0 |
0 |
T25 |
0 |
6273 |
0 |
0 |
T29 |
0 |
23494 |
0 |
0 |
T31 |
0 |
26873 |
0 |
0 |
T47 |
0 |
7131 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
7256 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
68 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
54 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
66 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
7054982 |
0 |
0 |
T1 |
258303 |
3220 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
346 |
0 |
0 |
T5 |
922699 |
75816 |
0 |
0 |
T6 |
0 |
988 |
0 |
0 |
T8 |
0 |
63727 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2370 |
0 |
0 |
T25 |
0 |
6841 |
0 |
0 |
T29 |
0 |
23464 |
0 |
0 |
T31 |
0 |
30563 |
0 |
0 |
T47 |
0 |
7090 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
7430 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
81 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
54 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
75 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
6820288 |
0 |
0 |
T1 |
258303 |
3204 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
342 |
0 |
0 |
T5 |
922699 |
64230 |
0 |
0 |
T6 |
0 |
977 |
0 |
0 |
T8 |
0 |
43223 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2328 |
0 |
0 |
T25 |
0 |
5924 |
0 |
0 |
T29 |
0 |
23434 |
0 |
0 |
T31 |
0 |
33824 |
0 |
0 |
T47 |
0 |
7030 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
7315 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
68 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
53 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
51 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
83 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1702908 |
0 |
0 |
T1 |
258303 |
3188 |
0 |
0 |
T2 |
499018 |
171 |
0 |
0 |
T3 |
765738 |
336 |
0 |
0 |
T4 |
134389 |
1462 |
0 |
0 |
T5 |
0 |
12579 |
0 |
0 |
T6 |
0 |
971 |
0 |
0 |
T8 |
0 |
2616 |
0 |
0 |
T10 |
0 |
512 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
697 |
0 |
0 |
T25 |
0 |
159 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1766 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
1 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T4 |
134389 |
1 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1651053 |
0 |
0 |
T1 |
258303 |
3172 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
328 |
0 |
0 |
T5 |
922699 |
12449 |
0 |
0 |
T6 |
0 |
961 |
0 |
0 |
T8 |
0 |
2519 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2257 |
0 |
0 |
T25 |
0 |
140 |
0 |
0 |
T29 |
0 |
23374 |
0 |
0 |
T31 |
0 |
4854 |
0 |
0 |
T47 |
0 |
6896 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1702 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1675874 |
0 |
0 |
T1 |
258303 |
3156 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
326 |
0 |
0 |
T5 |
922699 |
12319 |
0 |
0 |
T6 |
0 |
956 |
0 |
0 |
T8 |
0 |
2415 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2221 |
0 |
0 |
T25 |
0 |
138 |
0 |
0 |
T29 |
0 |
23344 |
0 |
0 |
T31 |
0 |
4734 |
0 |
0 |
T47 |
0 |
6836 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1734 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1614681 |
0 |
0 |
T1 |
258303 |
3140 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
316 |
0 |
0 |
T5 |
922699 |
12189 |
0 |
0 |
T6 |
0 |
954 |
0 |
0 |
T8 |
0 |
2319 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2186 |
0 |
0 |
T25 |
0 |
158 |
0 |
0 |
T29 |
0 |
23314 |
0 |
0 |
T31 |
0 |
4614 |
0 |
0 |
T47 |
0 |
6770 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1697 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1722747 |
0 |
0 |
T1 |
258303 |
3124 |
0 |
0 |
T2 |
499018 |
162 |
0 |
0 |
T3 |
765738 |
310 |
0 |
0 |
T4 |
134389 |
1460 |
0 |
0 |
T5 |
0 |
12553 |
0 |
0 |
T6 |
0 |
952 |
0 |
0 |
T8 |
0 |
2596 |
0 |
0 |
T10 |
0 |
498 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
686 |
0 |
0 |
T25 |
0 |
147 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1795 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
1 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T4 |
134389 |
1 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1662017 |
0 |
0 |
T1 |
258303 |
3108 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
298 |
0 |
0 |
T5 |
922699 |
12423 |
0 |
0 |
T6 |
0 |
947 |
0 |
0 |
T8 |
0 |
2502 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2123 |
0 |
0 |
T25 |
0 |
162 |
0 |
0 |
T29 |
0 |
23254 |
0 |
0 |
T31 |
0 |
4830 |
0 |
0 |
T47 |
0 |
6648 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1723 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1635607 |
0 |
0 |
T1 |
258303 |
3092 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
296 |
0 |
0 |
T5 |
922699 |
12293 |
0 |
0 |
T6 |
0 |
937 |
0 |
0 |
T8 |
0 |
2396 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2085 |
0 |
0 |
T25 |
0 |
162 |
0 |
0 |
T29 |
0 |
23224 |
0 |
0 |
T31 |
0 |
4710 |
0 |
0 |
T47 |
0 |
6581 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1713 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1609030 |
0 |
0 |
T1 |
258303 |
3076 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
291 |
0 |
0 |
T5 |
922699 |
12163 |
0 |
0 |
T6 |
0 |
935 |
0 |
0 |
T8 |
0 |
2290 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
2056 |
0 |
0 |
T25 |
0 |
143 |
0 |
0 |
T29 |
0 |
23194 |
0 |
0 |
T31 |
0 |
4590 |
0 |
0 |
T47 |
0 |
6518 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1694 |
0 |
0 |
T1 |
258303 |
8 |
0 |
0 |
T2 |
499018 |
0 |
0 |
0 |
T3 |
765738 |
1 |
0 |
0 |
T5 |
922699 |
13 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T7,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T7,T11 |
1 | 1 | Covered | T2,T7,T11 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T7,T11 |
1 | - | Covered | T2,T7,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T7,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T7,T11 |
1 | 1 | Covered | T2,T7,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T7,T11 |
0 |
0 |
1 |
Covered |
T2,T7,T11 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T7,T11 |
0 |
0 |
1 |
Covered |
T2,T7,T11 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
895436 |
0 |
0 |
T2 |
499018 |
292 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T7 |
0 |
744 |
0 |
0 |
T11 |
0 |
3495 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T34 |
0 |
3319 |
0 |
0 |
T35 |
0 |
410 |
0 |
0 |
T39 |
0 |
1384 |
0 |
0 |
T44 |
0 |
3376 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T54 |
0 |
3173 |
0 |
0 |
T66 |
0 |
5933 |
0 |
0 |
T67 |
0 |
368 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8162122 |
7318635 |
0 |
0 |
T1 |
20664 |
20257 |
0 |
0 |
T2 |
10916 |
4441 |
0 |
0 |
T3 |
6381 |
5981 |
0 |
0 |
T4 |
2743 |
501 |
0 |
0 |
T12 |
336610 |
336210 |
0 |
0 |
T13 |
423 |
23 |
0 |
0 |
T14 |
675 |
275 |
0 |
0 |
T15 |
423 |
23 |
0 |
0 |
T16 |
442 |
42 |
0 |
0 |
T17 |
502 |
102 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
864 |
0 |
0 |
T2 |
499018 |
2 |
0 |
0 |
T3 |
765738 |
0 |
0 |
0 |
T5 |
922699 |
0 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
98009 |
0 |
0 |
0 |
T13 |
101655 |
0 |
0 |
0 |
T14 |
334136 |
0 |
0 |
0 |
T15 |
145863 |
0 |
0 |
0 |
T16 |
53006 |
0 |
0 |
0 |
T17 |
238546 |
0 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T49 |
100696 |
0 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1143256603 |
1142790316 |
0 |
0 |
T1 |
258303 |
258208 |
0 |
0 |
T2 |
499018 |
497429 |
0 |
0 |
T3 |
765738 |
765684 |
0 |
0 |
T4 |
134389 |
134137 |
0 |
0 |
T12 |
98009 |
97909 |
0 |
0 |
T13 |
101655 |
101565 |
0 |
0 |
T14 |
334136 |
334074 |
0 |
0 |
T15 |
145863 |
145776 |
0 |
0 |
T16 |
53006 |
52926 |
0 |
0 |
T17 |
238546 |
238452 |
0 |
0 |